

# Contributions to the design, development and evaluation of network processors for automotive zonal gateway controllers

# Ángela González Mariño

**ADVERTIMENT** La consulta d'aquesta tesi queda condicionada a l'acceptació de les següents condicions d'ús: La difusió d'aquesta tesi per mitjà del repositori institucional UPCommons (<u>http://upcommons.upc.edu/tesis</u>) i el repositori cooperatiu TDX (<u>http://www.tdx.cat/</u>) ha estat autoritzada pels titulars dels drets de propietat intel·lectual **únicament per a usos privats** emmarcats en activitats d'investigació i docència. No s'autoritza la seva reproducció amb finalitats de lucre ni la seva difusió i posada a disposició des d'un lloc aliè al servei UPCommons (*framing*). Aquesta reserva de drets afecta tant al resum de presentació de la tesi com als seus continguts. En la utilització o cita de parts de la tesi és obligat indicar el nom de la persona autora.

**ADVERTENCIA** La consulta de esta tesis queda condicionada a la aceptación de las siguientes condiciones de uso: La difusión de esta tesis por medio del repositorio institucional UPCommons (<u>http://upcommons.upc.edu/tesis</u>) y el repositorio cooperativo TDR (<u>http://www.tdx.cat/?locale-attribute=es</u>) ha sido autorizada por los titulares de los derechos de propiedad intelectual **únicamente para usos privados enmarcados** en actividades de investigación y docencia. No se autoriza su reproducción con finalidades de lucro ni su difusión y puesta a disposición desde un sitio ajeno al servicio UPCommons No se autoriza la presentación de su contenido en una ventana o marco ajeno a UPCommons (*framing*). Esta reserva de derechos afecta tanto al resumen de presentación de la tesis como a sus contenidos. En la utilización o cita de partes de la tesis es obligado indicar el nombre de la persona autora.

**WARNING** On having consulted this thesis you're accepting the following use conditions: Spreading this thesis by the institutional repository UPCommons (<u>http://upcommons.upc.edu/tesis</u>) and the cooperative repository TDX (<u>http://www.tdx.cat/?locale-attribute=en</u>) has been authorized by the titular of the intellectual property rights **only for private uses** placed in investigation and teaching activities. Reproduction with lucrative aims is not authorized neither its spreading nor availability from a site foreign to the UPCommons service. Introducing its content in a window or frame foreign to the UPCommons service is not authorized (framing). These rights affect to the presentation summary of the thesis as well as to its contents. In the using or citation of parts of the thesis it's obliged to indicate the name of the author.



# Contributions to the Design, Development and Evaluation of Network Processors for Automotive Zonal Gateway Controllers

Thesis submitted in partial fulfillment of the requirement for the PhD Degree issued by the Universitat Politècnica de Catalunya (UPC), in its Electronic Engineering Program.

Ángela González Mariño

Directors: Juan Manuel Moreno Arostegui (UPC) Francesc Fons Lluis (Huawei Technologies Duesseldorf GmbH)

Barcelona, July 2023

### Abstract

(*English version*) This PhD dissertation analyzes the evolution of vehicular networks and focuses on the main network processing platform integrated in them: the Gateway (GW). First, a thorough analysis of state of the art technologies involved in vehicular networks is performed, leading to the definition of the requirements of future network processing platforms. Then, the available options in the state of the art for network processing, both in industry and academia, are analyzed. This analysis shows a gap in this area: there is currently no architecture fulfilling all the requirements of future automotive GW controllers. Moreover, Hardware (HW) accelerators and custom processor design are identified as a key differentiation factor which boosts the performance of the devices.

Linking the result of this analysis with the current trend towards application specific processors, this thesis proposes the novel Elastic Gateway (eGW) System on Chip (SoC) architecture as a high performance network processor for future zonal GW controllers. The proposed architecture aims at fulfilling the identified gap, advancing towards future GW SoC solutions. Elastic Gateway SoC concept aims at synthesizing a scalable and future-proof architecture embracing all new and already established functions and features demanded in a zonal gateway controller for the new era of mobility.

The challenge now is not only to design the right processor that can meet the requirements available today, but also to make this design suitable for the future. For this reason, the modularity, flexibility, scalability and configurability of these future processors take, more than ever, a starring role in the early design stages. This thesis is also providing a complete lifecycle methodology for the design and validation of different network processing products based on the proposed eGW SoC architecture.

Throughout this work the architecture is evaluated from a functional perspective, proving how the different technologies required in future vehicular networks are integrated in eGW and how the previously defined requirements are met. Then, a proof of concept is implemented showing the viability of the proposed concept and methodology, providing details of the experimental results. The architecture is also evaluated from a scalability point of view, looking at HW cost and power consumption, proving that eGW is able to provide a high level of performance at a reasonable cost.

Together, the eGW SoC concept and methodology become an alternative that can contribute to overcome the existing challenges, advancing over state of the art solutions. (*Versió en Català*) Aquesta tesi doctoral analitza l'evolució de les xarxes vehiculars i se centra en la principal plataforma de processament de xarxa integrada: el *Gateway* (GW). Primer es realitza una anàlisi exhaustiva de les tecnologies capdavanteres involucrades en les xarxes vehiculars, que porta a la definició dels requisits de les futures plataformes de processament de xarxes. Després, s'analitzen les opcions disponibles a l'estat de l'art per al processament de xarxes, tant a la indústria com al món acadèmic. Aquesta anàlisi mostra una bretxa en aquesta àrea: actualment no hi ha cap arquitectura que compleixi amb tots els requisits dels futurs controladors GW per a automòbils. A més, els acceleradors de *hardware* (HW) i el disseny de processadors dedicats s'identifiquen com un factor de diferenciació clau que augmenta el rendiment dels dispositius.

Vinculant el resultat d'aquesta anàlisi amb la tendència actual cap als processadors d'aplicació específica, aquesta tesi proposa una nova arquitectura anomenada *Elastic Gateway (eGW) System on Chip (SoC)* com a processador de xarxes d'alt rendiment per als futurs controladors GW. L'arquitectura proposada té com a objectiu cobrir la bretxa identificada i avançar cap a futures solucions GW SoC. El concepte *Elastic Gateway SoC* té com a objectiu sintetitzar una arquitectura escalable i preparada per al futur que inclogui totes les funcions i característiques noves i ja establertes que s'exigeixen en un controlador *gateway* per a la nova era de la mobilitat.

El desafiament ara no és només dissenyar el processador correcte que pugui complir amb els requisits disponibles actualment, sinó també fer que aquest disseny sigui adequat per al futur. Per això, la modularitat, la flexibilitat, l'escalabilitat i la configurabilitat d'aquests futurs processadors cobren, més que mai, un paper protagonista en les primeres etapes de disseny. Aquesta tesi també proporciona una metodologia de cicle de vida completa per al disseny i la validació de diferents productes de processament de xarxa basats en larquitectura proposada de eGW SoC.

Al llarg d'aquest treball s'avalua l'arquitectura des d'una perspectiva funcional, demostrant com s'integren a eGW les diferents tecnologies requerides en xarxes vehiculars futures i com es compleixen els requisits definits anteriorment. Per tant, s'implementa una prova de concepte que mostra la viabilitat del concepte i la metodologia proposada, proporcionant detalls dels resultats experimentals. L'arquitectura també s'avalua des del punt de vista de l'escalabilitat, considerant el cost de recursos HW i el consum d'energia, demostrant que eGW pot proporcionar un nivell alt de rendiment a un cost raonable.

Tot plegat, el concepte i la metodologia d'eGW SoC proposen una alternativa que pot contribuir a superar els desafiaments existents, avançant sobre l'estat de l'art.

(*Versión en Español*) Esta tesis doctoral analiza la evolución de las redes vehiculares y se centra en la principal plataforma de procesamiento de red integrada en ellas: el *Gateway* (GW). Primero se realiza un análisis exhaustivo de las tecnologías punteras involucradas en las redes vehiculares, que lleva a la definición de los requisitos de las futuras plataformas de procesamiento de redes. A continuación, se analizan las opciones disponibles en el estado del arte para el procesamiento de redes, tanto en la industria como en el mundo académico. Este análisis muestra una brecha en esta área: actualmente no existe ninguna arquitectura que cumpla con todos los requisitos de los futuros controladores GW para automóviles. Además, los aceleradores de *hardware* (HW) y el diseño de procesadores dedicados se identifican como un factor de diferenciación clave que aumenta el rendimiento de los dispositivos.

Vinculando el resultado de este análisis con la tendencia actual hacia los procesadores de aplicación específica, esta tesis propone la nueva arquitectura *Elastic Gateway (eGW) System on Chip (SoC)* como un procesador de redes de alto rendimiento para los futuros controladores GW. La arquitectura propuesta tiene como objetivo cubrir la brecha identificada, avanzando hacia futuras soluciones GW SoC. El concepto *Elastic Gateway SoC* tiene como objetivo sintetizar una arquitectura escalable y preparada para el futuro que abarque todas las funciones y características nuevas y ya establecidas que se exigen en un controlador *gateway* para la nueva era de la movilidad.

El desafío ahora no es solo diseñar el procesador correcto que pueda cumplir con los requisitos disponibles en la actualidad, sino también hacer que este diseño sea adecuado para el futuro. Por ello, la modularidad, flexibilidad, escalabilidad y configurabilidad de estos futuros procesadores cobran, más que nunca, un papel protagonista en las primeras etapas de diseño. Esta tesis también proporciona una metodología de ciclo de vida completa para el diseño y la validación de diferentes productos de procesamiento de red basados en la arquitectura propuesta de eGW SoC.

A lo largo de este trabajo se evalúa la arquitectura desde una perspectiva funcional, demostrando cómo se integran en eGW las diferentes tecnologías requeridas en futuras redes vehiculares y cómo se cumplen los requisitos definidos anteriormente. Después, se implementa una prueba de concepto que muestra la viabilidad del concepto y la metodología propuesta, proporcionando detalles de los resultados experimentales. La arquitectura también se evalúa desde el punto de vista de la escalabilidad, considerando el coste de recursos HW y el consumo de energía, demostrando que eGW puede proporcionar un alto nivel de rendimiento a un coste razonable.

En conjunto, el concepto y la metodología de eGW SoC proponen una alternativa que puede contribuir a superar los desafíos existentes, avanzando sobre el estado del arte.

# Contents

| 1  | Intr                                                                | oduction                                             | 1  |
|----|---------------------------------------------------------------------|------------------------------------------------------|----|
| 2  | Bac                                                                 | kground / State of the Art                           | 3  |
|    | 2.1                                                                 | Automotive Electronics Industry                      | 3  |
|    | 2.2                                                                 | Semiconductor Industry                               | 4  |
|    | 2.3                                                                 | New Technologies integrated in Future IVNs           | 4  |
|    | 2.4                                                                 | Network Processing Platforms in the State of the Art | 4  |
|    | 2.5                                                                 | Design and Validation tools for SoC                  | 4  |
|    | 2.6                                                                 | Chapter summary                                      | 5  |
|    | 2.7                                                                 | Taxonomy of research works reviewed                  | 5  |
| 3  | Req                                                                 | uirements of future Network Processing Platforms     | 15 |
| 4  | Res                                                                 | earch Goals                                          | 16 |
| 5  | Elas                                                                | tic Gateway (eGW) SoC Architecture                   | 18 |
| 6  | Technologies Integration in eGW and Benchmark with State of the Art |                                                      | 19 |
| 7  | Functional Validation 2                                             |                                                      | 20 |
| 8  | Design Methodology 2                                                |                                                      | 21 |
| 9  | Proc                                                                | of of Concept and Experimental Results               | 22 |
|    | 9.1                                                                 | Definition of Scenarios and Experiments              | 22 |
|    | 9.2                                                                 | Experimental Framework and Infrastructure            | 22 |
|    | 9.3                                                                 | Experimental Results                                 | 23 |
|    | 9.4                                                                 | Chapter summary                                      | 23 |
| 10 | Scal                                                                | ability Analysis                                     | 24 |
| 11 | Con                                                                 | clusions and Future Work                             | 25 |

# CONTENTS

| Α  | Diss            | emina   | tion of results                                                                  | 27 |
|----|-----------------|---------|----------------------------------------------------------------------------------|----|
|    | A.1             | Public  | ations                                                                           | 27 |
|    | A.2             | Patent  | s                                                                                | 30 |
|    | A.3             | Other   | related works                                                                    | 31 |
|    |                 | A.3.1   | Supervision of Master Thesis                                                     | 31 |
|    |                 | A.3.2   | Participation in research lab cooperation between Technical University of Munich |    |
|    |                 |         | (TUM) and Huawei Munich Research Center                                          | 31 |
|    | A.4             | Talks a | and conference presentations                                                     | 32 |
| Bi | Bibliography 33 |         |                                                                                  | 33 |

v

# **List of Figures**

| 2.1  | Taxonomy of Related Work on Automotive Electronics Industry     | 6  |
|------|-----------------------------------------------------------------|----|
| 2.2  | Taxonomy of Related Work on TSN - I                             | 7  |
| 2.3  | Taxonomy of Related Work on TSN - II                            | 8  |
| 2.4  | Taxonomy of Related Work on Security                            | 9  |
| 2.5  | Taxonomy of Related Work on SDN                                 | 10 |
| 2.6  | Taxonomy of Related Work on Functional Safety                   | 10 |
| 2.7  | Taxonomy of Related Work on Frames Tunneling                    | 11 |
| 2.8  | Taxonomy of Related Work on DDS                                 | 11 |
| 2.9  | Taxonomy of Related Work on Network Processing Platforms - I    | 12 |
| 2.10 | Taxonomy of Related Work on Network Processing Platforms - II   | 13 |
| 2.11 | Taxonomy of Related Work on Design and Validation tools for SoC | 14 |
|      |                                                                 |    |

# Abbreviations

The next list describes several abbreviations that will be later used within the body of the document

- ABS Anti-lock Braking System
- ACAP Adaptive Compute Acceleration Platform
- ACES Autonomy, Connectivity, Electrification and Sharing
- ACF AVTP Control Format
- ACL Access Control List
- ADAS Advanced Driving Assistance Systems
- ADC Analog to Digital Converter
- AES Advanced Encryption Standard
- AI Artificial Intelligence
- API Application Programming Interface
- AQM Active Queue Management
- ARM Advanced RISC Machine
- ASIC Application Specific Integrated Circuit
- ASIL Automotive Safety Integrity Level
- ATS Asynchronous Traffic Shaping
- AUTOSAR AUTomotive Open System ARchitecture
- AV Audio Video
- AVB Audio Video Bridging
- AVTP Audio Video Transport Protocol
- BIST Built In Self Test

| BRAM Block Random Access Mem | ory |
|------------------------------|-----|
|------------------------------|-----|

- BW Bandwidth
- C&C Command & Control
- CAD Computer Assisted Design
- CAM Content Addressable Memory
- CAN Controller Area Network
- CBS Credit Based Shaper
- COPA COnfigurable network Protocol Accelerator
- COTS Commercial Off-The-Shelf
- CPU Central Processing Unit
- CQF Cyclic Queueing and Forwarding
- CRC Cyclic Redundancy Check
- CRE CAN Routing Engine
- CS Checksum
- CSRM Cyber Security Real-time Module
- DAC Digital to Analog Converter
- DAE Distributed Arbitration Engine
- DDS Data Distribution Service
- DPDK Data Plane Development Kit
- DPI Deep Packet Inspection
- DPU Data Processing Unit
- DRE Data Routing Engine
- dRMT disaggregated Reconfigurable Match-Action Tables
- DRP Dynamically Reconfigurable Processor
- DSP Digital Signal Processor
- DuT Device under Test

| E/E   | Electric/Electronic                                |
|-------|----------------------------------------------------|
| ECU   | Electronic Control Unit                            |
| EDA   | Electronic Design Automation                       |
| eGW   | Elastic Gateway                                    |
| EQE   | Elastic Queueing Engine                            |
| EVITA | E-safety Vehicle Intrusion proTected Applications  |
| FIFO  | First-In First-Out                                 |
| FMC   | FPGA Mezzanine Card                                |
| FPC   | Flow Processing Core                               |
| FPGA  | Field Programmable Gate Array                      |
| FRER  | Frames Replication and Elimination for Reliability |
| FRR   | Fast Re-Route                                      |
| FRTI  | Fault Reaction Time Interval                       |
| FSD   | Full Self Driving                                  |
| FSM   | Finite State Machine                               |
| FTTI  | Fault Tolerant Time Interval                       |
| FuSa  | Functional Safety                                  |
| GCL   | Gate Control List                                  |
| gPTP  | Generic Precision Time Protocol                    |
| GPU   | Graphic Processing Unit                            |
| GUI   | Graphical User Interface                           |
| GW    | Gateway                                            |
| HDL   | Hardware Description Language                      |
| HPC   | High Performance Computer                          |
| HSM   | Hardware Security Module                           |

HW Hardware

| 10                                   |                                                   |  |
|--------------------------------------|---------------------------------------------------|--|
| IC                                   | Integrated Circuit                                |  |
| IDS                                  | Intrusion Detection System                        |  |
| IEEE                                 | Institute of Electrical and Electronics Engineers |  |
| IO                                   | Input Output                                      |  |
| IP                                   | Intellectual Property                             |  |
| IPS                                  | Intrusion Prevention System                       |  |
| IPV                                  | Internal Priority Value                           |  |
| ISA                                  | Instruction Set Architecture                      |  |
| ISO                                  | International Organization for Standardization    |  |
| IT                                   | Information Technology                            |  |
| IVN                                  | In-Vehicle Network                                |  |
| JPEG                                 | Joint Photographic Experts Group                  |  |
| JSON                                 | JavaScript Object Notation                        |  |
| KPI                                  | Key Performance Indicator                         |  |
| LACP                                 | Link Aggregation Control Protocol                 |  |
| LAN                                  | Local Area Network                                |  |
| LIDAF                                | R Laser Imaging Detection and Ranging             |  |
| LIN                                  | Local Interconnect Network                        |  |
| LLCE                                 | Low Latency Communication Engine                  |  |
| LUT                                  | Look Up Table                                     |  |
| M&A                                  | Match & Action                                    |  |
| MAC                                  | Media Access Control                              |  |
| MACSec Media Access Control Security |                                                   |  |
| MCAL                                 | Microcontroller Abstraction Layer                 |  |
| MCU                                  | Microcontroller Unit                              |  |
| MMAI                                 | P Memory Map                                      |  |

| MOST  | Media Oriented System Transport                    |
|-------|----------------------------------------------------|
| MPSoC | C Multi Processor System on Chip                   |
| MPU   | Memory Protection Unit                             |
| NC    | Node Controller                                    |
| NFP   | Network Flow Processor                             |
| NFV   | Network Function Virtualization                    |
| NIC   | Network Interface Card                             |
| NIDS  | Network Intrusion Detection System                 |
| NoC   | Network on Chip                                    |
| OEM   | Original Equipment Manufacturer                    |
| OPCO  | DE Operation Code                                  |
| OS    | Operating System                                   |
| OSI   | Open Systems Interconnection                       |
| P4    | Programming Protocol-independent Packet Processors |
| PC    | Personal Computer                                  |
| PCAP  | Packet CAPture                                     |
| PCIe  | Peripheral Component Interconnect express          |
| PDF   | Portable Document Format                           |
| PDU   | Protocol Data Unit                                 |
| PFE   | Packet Forwarding Engine                           |
| PHY   | PHYsical layer                                     |
| PISA  | Protocol Independent Switch Architecture           |
| PL    | Programmable Logic                                 |
| PLL   | Phase Locked Loop                                  |
| PNG   | Portable Network Graphics                          |
| PoC   | Proof of Concept                                   |

| PP    | Packet Processor                     |
|-------|--------------------------------------|
| PPC   | Packet Processor Core                |
| PS    | Processing System                    |
| PSA   | Portable Switch Architecture         |
| PSFP  | Per Stream Filtering and Policing    |
| PTP   | Precision Time Protocol              |
| QoS   | Quality of Service                   |
| RAM   | Random Access Memory                 |
| RISC  | Reduced Instruction Set Computer     |
| RMT   | Reconfigurable Match-Action Tables   |
| RT    | Routing Table                        |
| RTL   | Register Transfer Level              |
| RTPS  | Real Time Publish Subscribe          |
| SAE   | Society of Automotive Engineers      |
| SBC   | System Basis Chip                    |
| SDN   | Software Defined Networking          |
| SDNC  | Software Defined Node Controller     |
| SDV   | Software Defined Vehicle             |
| SoA   | Service oriented Architecture        |
| SoC   | System on Chip                       |
| SOTA  | Software Over The Air                |
| SOTIF | Safety Of The Intended Functionality |
| SP    | Strict Priority                      |
| SPC   | Smart Power Controller               |
| SR    | Stream Reservation                   |
| STE   | System Time Engine                   |

| SW     | Software                                            |
|--------|-----------------------------------------------------|
| TAS    | Time Aware Shaper                                   |
| TC     | Traffic Class                                       |
| TCAM   | Ternary Content Addressable Memory                  |
| TCL    | Tool Command Language                               |
| TCP/II | P Transmission Control Protocol / Internet Protocol |
| TCU    | Telecommunications Control Unit                     |
| TM     | Traffic Manager                                     |
| TSE    | Traffic Shaping Engine                              |
| TSN    | Time Sensitive Networking                           |
| UML    | Unified Modelling Language                          |
| V2C    | Vehicle to Cloud                                    |
| V2V    | Vehicle to Vehicle                                  |
| V2X    | Vehicle to Everything                               |
| VCD    | Value Change Dump                                   |
| VeGA   | Vehicular Gateway Architecture                      |
| VHDL   | Very High-speed integrated circuit HDL              |
| VLAN   | Virtual Local Area Network                          |
| VUCA   | Volatility Uncertainty Complexity and Ambiguity     |
| WCRT   | Worst Case Response Time                            |
| WRED   | Weighted Random Early Drop                          |
|        |                                                     |

# Chapter 1 Introduction

The world as we know it is changing at a fast pace. Devices that are used on a daily basis are shifting from isolated and mono-function to connected, shared, electric, multi-function and even autonomous. This shift applies to everything: from house appliances to your own (or shared!) vehicle. Users demand vehicles to be smarter, user-friendly, energy efficient and environmentally friendly. For this purpose, Original Equipment Manufacturers (OEMs) are changing their concepts faster than ever towards meeting their customers requirements. This change is powered by the evolution on Information Technology (IT) and communications technology that has been going on during the past decades. However, it is now when all these technologies are mature enough and cost-effective to be adopted in automotive.

Computing and processing platforms design and development has traditionally been reserved for a few companies in the world. The associated high development cost and required infrastructure were not easy to access for the vast majority of technology companies. Moreover, general purpose computing and processing platforms used to be sufficient for industry applications, making other technology companies uninterested in developing custom devices. However, in recent years, the need for more specialized and customized computing platforms has emerged and, supported by development platforms like reconfigurable System on Chip (SoC) available for the general public, it has disrupted the computing and processing platforms world. Now, application specific processors are becoming a key differentiation factor across different industries. Starting from traditional digital signal processing (DSP) modules for audio processing, continuing with graphic processing units (GPUs) for image processing applications and moving now towards specific cryptography modules for new security frameworks, the design of custom processors is enabling key innovations across many different verticals [1]. The area of communications and networking is not an exception, and there are more and more application specific solutions there as well [2, 3].

At the same time, the automotive industry has also experienced a great revolution going from a fully mechanical product to a completely different one where mechanics are no longer the core technology and electronics and IT are taking the starring role. In order to succeed in this mission, the whole vehicular architecture needs to be redefined, starting at the lowest level: the intra-vehicular network and its components. With the amount of sensors and actuators that need to be integrated in vehicles

#### Introduction

in order to be able to provide the required functionalities (mainly autonomy and connectivity), the exchange of data between the different devices becomes of utmost importance. To process the internal communications, the traditional approach was to use general processing platforms such as microcontroller units (MCUs) running software (SW) implementations. However, the new functionalities bring certain constraints that can not always be met with this traditional approach. For instance, now more bandwidth (BW) and throughput is required to transfer data from/to different sensors and actuators (e.g. cameras), while, more than ever, these data need to be transmitted in a safe and reliable way.

This PhD dissertation focuses on the suitability of application specific processors, or application specific integrated circuits (ASIC) for the automotive networking domain. It aims to devise a new architecture for computing platforms in the area of in-vehicle networking, making use of hardware-software (HW-SW) codesign strategies, in order to design the optimal coprocessor to solve the challenges of future In-Vehicle Networks (IVNs).

For this purpose, first an exhaustive analysis of the background of vehicular networks and the state of the art of the technologies involved in this research is conducted in Chapter 2. Then, the requirements of future network processing platforms are derived in Chapter 3, and an analysis of how well existing architectures can fulfill these requirements is presented. Based on this analysis, the specific objectives of this research project are described in Chapter 4 and a new network processing architecture is proposed to fill the existing gap: elastic Gateway (eGW) System on Chip (SoC). This is a HW-centric network processing architecture specifically designed to meet the identified requirements, which is introduced in Chapter 5. Afterward, an analysis of how the required technologies are integrated in the proposed architecture is presented in Chapter 6. Then, Chapter 7 evaluates the proposed architecture by checking its capability of fulfilling the requirements identified in Chapter 3. Afterward, Chapter 8 presents the proposed design methodology for new network processors based on the presented architecture. Chapter 9 exposes the proof of concept of the architecture and experimental results obtained, followed by a scalability analysis of the architecture in Chapter 10. Finally, this research is concluded in Chapter 11. The publications and intellectual property derived from this work are summarized in Appendix A.

# Chapter 2 Background / State of the Art

# 2.1 Automotive Electronics Industry

The automotive industry has traditionally been one of the most conservative industries regarding the incorporation of new technologies. This used to be linked to the strict regulatory requirements, especially related to safety, that are inherent to this industry and to the fact that the added value of incorporating these new technologies versus the associated risk and investment was not enough to make it through. However, in the last decade this has completely changed. The emergence of a new player (Tesla) coming with a revolutionary concept (electric and autonomous car sooner than expected) has put the automotive industry upside down and has made traditional and prestigious OEMs to change their mindsets and adapt to the new concepts. The journey of the automotive industry in recent years goes from a completely mechanical product, to the one we are describing today, where mechanics are not the core at all. IT technologies, which were once only used in data centers or enterprises, are now being fully integrated into vehicles in order to provide new functionalities, changing radically the user experience. The first steps were to introduce some electronics for automatic control of mirrors, climate regulation, or the inclusion of the infotainment system, moving from a fully mechanical product, to a mechatronics based design. However, today we are assisting to the full electrification of vehicles where the most important technology is no longer mechanics, but the electronics and inclusion of IT technologies.

This revolution is based on the so-called automotive megatrends that are changing the concept of mobility in our societies. The full industry (product, customers, suppliers and business model) are facing challenging changes associated to disruptive new concepts and behaviors that are emerging in the society. Therefore, this revolution is here to stay and adapting to change will be the only way to be part of the future.

In this section, an overview of the main contributors to this VUCA (Volatility Uncertainty Complexity and Ambiguity) context is given. The focus is not only on social megatrends that connect with the automotive industry, but also on the observation of the current key technologies and factors that are enablers and/or motivators of the future adaptation.

..... Confidential Information .....

#### 2.2. SEMICONDUCTOR INDUSTRY

### 2.2 Semiconductor Industry

The semiconductor industry is also seeing significant changes on their well established design model. While at manufacturing level the race towards smaller technologies which lead to higher integration, lower production costs and higher performance continues to be the norm, the revolution is happening in the design of the ICs itself. Traditionally, big Integrated Circuit (IC) designers like Intel or Nvidia would design the best general purpose compute platforms in the market and companies in different industries would make their designs based on these platforms. Competition and differentiation between companies within a sector like the automotive would be based on the design of functionalities and capabilities reached with one platform that could be the same platform used in a competitors product.

However, now there is an ongoing trend to change this model of operation: big technology companies are starting to develop their own ICs customized to their specific needs in order to generate a competitive advantage over competitors. Tesla [4], Google [5], Amazon [6], Facebook [7] and Apple [8] have already made this decision and are ready to launch their products with their own customized ICs. There is of course a great entry barrier in this approach, but all the big companies that can afford it are shifting towards this paradigm because of the customization opportunity that can increase the performance of their products significantly, and also to prevent competitors from using the same technology that they use. This decision not only provides freedom for developing the hardware accelerators and coprocessors that each of them needs, but also eliminates the dependence on IC designers both in economical aspects and capabilities.

..... Confidential Information .....

### 2.3 New Technologies integrated in Future IVNs

..... Confidential Information .....

### 2.4 Network Processing Platforms in the State of the Art

In this section, an analysis of the main architectures available in the state of the art for network processing devices is performed. The main characteristics of each of them are highlighted, focusing on their specific goals, advantages and disadvantages. Additionally, the biggest bottlenecks in each of them that prevent them from being a viable solution for automotive gateway devices are identified.

..... Confidential Information .....

### 2.5 Design and Validation tools for SoC

This section provides an overview of the tools available for the design and validation of new SoC designs in the context of automotive network processors. It starts with generic tools for SoC design including some options for automatic code generation. Then, different steps of the validation phase are

#### 2.6. CHAPTER SUMMARY

covered, from simulation to real platform testing. Finally, tools specific for the generation of traffic for network processing and tools specific for the automotive use case are discussed. Overall, there are several options in the state of the art targeting the development lifecycle of systems design, with some automation options for SW based products. However, none of the available solutions provides a complete and automatic framework for the design, development, verification and validation of HW-based networking devices.

..... Confidential Information .....

### 2.6 Chapter summary

This chapter provides an in-depth overview of the trends and technologies that affect, in one way or another, the design of future zonal gateway controllers. It starts with an overview of changes affecting the automotive industry: from social changes that demand the integration of new technologies in vehicles to the consequences of this integration in vehicular networks, and the new paradigm of software defined vehicles. Then, trends in the semiconductor industry are also analyzed, providing insights on the benefits of application specific ICs for the automotive industry.

Afterward, the different technologies that can be of use in future vehicular networks are analyzed in detail. This analysis covers a wide range of technologies: software defined networking, time sensitive networking, functional safety, network security, tunneling of frames, data distribution service and the processing of high level applications. For each of them an overview of the technology is given, together with the most recent research or industry advances in the state of the art.

Thereafter, the state of the art architectures for network processing platforms are analyzed in detail. For each of them, the main advantages and disadvantages from architecture point of view are highlighted, identifying their biggest bottlenecks.

Finally, an overview of design and validation tools for SoC devices is given. Tools related to the full lifecycle of a design are covered, going from high level design to code generation and also design validation and verification. Tools specific for automotive are also reviewed.

To finalize this chapter, a taxonomy of the works reviewed is given in the next section.

Overall, this chapter provides the required background to understand the ecosystem of future vehicular network processors, laying the foundations for the research conducted throughout this thesis. The next chapter uses the information gathered in this background analysis to derive the requirements of future vehicular network processors.

### 2.7 Taxonomy of research works reviewed

This section provides a taxonomy of the research works reviewed, with the goal of facilitating the reader navigating the bibliography. In some cases, one work might be classified under two different categories, when it relates to different topics as organized in this research work.

## Automotive Electronics Industry

| IVN architecture and evolution                                                                    |
|---------------------------------------------------------------------------------------------------|
| Five trends transforming the Automotive Industry [9]                                              |
| Race 2050 - A vision for the European Automotive Industry [10]                                    |
| System architecture and software design for Electric Vehicles [11]                                |
| In-Vehicle Networks outlook [12]                                                                  |
| Future Vehicle Networks and ECU [13]                                                              |
| Intra-Vehicle Networks: a Review [14]                                                             |
| Next Generation Intra-Vehicle Backbone Network Architectures [15]                                 |
| An Architecture for In-Vehicle Networks [16]                                                      |
| E/E Architecture Synthesis: Challenges and Technologies [17]                                      |
| The case for Ethernet in automotive communications [18]                                           |
| In-vehicle network average response time analysis for CAN-FD and automotive Ethernet [19]         |
| Traffic Patterns                                                                                  |
| Insights on the Performance and Configuration of AVB and TSN in Automotive Ethernet Networks [20] |
| Traffic Categories and Overall Performance Goals [21]                                             |
| Management of different Network Protocols                                                         |
| Design and development of an extensible multi-protocol automotive gateway [22]                    |
| Heterogeneous Communication Virtualization [23]                                                   |
| In-Vehicle Software Defined Networking: An Enabler for Data Interoperability [24]                 |
| Configurable Network Protocol Accelerator [25]                                                    |
| Software Defined Vehicle                                                                          |
| Service-oriented dynamic connection management for software-defined internet of vehicles          |
| [26]                                                                                              |
| A distributed in-vehicle service architecture using dynamically created web Services [27]         |
| SODA: Service-Oriented Architecture for Runtime Adaptive Driver Assistance Systems [28]           |
| RACE: A centralized platform computer based architecture for automotive applications [29]         |
| Achieving determinism in adaptive AUTOSAR [30]                                                    |
| Software-Defined Networking in Automotive [31]                                                    |
|                                                                                                   |

Figure 2.1: Taxonomy of Related Work on Automotive Electronics Industry

| Technologies required in future IVNs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Time Sensitive Networking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Introduction and Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Introduction to Time-Sensitive Networking [32]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Time-Sensitive Networking: An Introduction [33]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| _ Timely Survey of Time-Sensitive Networking: Past and Future Directions [34]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| L Ultra-Low Latency (ULL) Networks: The IEEE TSN and IETF DetNet Standards and Re-<br>lated 5G ULL Research [35]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Time Synchronization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Distributing Deterministic, Accurate Time for Tightly Coordinated Network and Software                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Applications: IEEE 802.1AS, the TSN profile of PTP [36]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Time synchronization method of IEEE 802.1AS through automatic optimal sync message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| period adjustment for in-car network [37]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IEEE 802.1AS time synchronization in a switched Ethernet based in-car network [38]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Egress Traffic Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Latency and Backlog Bounds in Time-Sensitive Networking with Credit Based Shapers and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Asynchronous Traffic Shaping [39]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Analysis and modeling of asynchronous traffic shaping in time sensitive networks [40]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Formal worst-case timing analysis of ethernet tsn's time-aware and peristaltic shapers [41]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| _On the Performance of Stream-based, Class-based Time-aware Shaping and Frame Pre-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| emption in TSN [42]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Gate-Shrunk Time Aware Shaper: Low-Latency Converged Network for 5G Fronthaul and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| M2M Services [43]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| An Approach to Improve Bandwidth Utilization in TSN Networks [44]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Time-Triggered Switch-Memory-Switch Architecture for Time-Sensitive Networking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Switches [45]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SP-PIFO: Approximating Push-In First-Out Behaviors using Strict-Priority Queues [46]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Chamaleon: Predictable Latency and high Utilization with Queue-Aware and Adaptive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Source Routing [47]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Performance assessment of the IEEE802.1Qch in an automotive scenario [48]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Assessments of Real-Time Communications over TSN Automotive Networks [49]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| No-wait packet scheduling for IEEE time-sensitive networks (TSN) [50]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Development of an Ethernet-based heuristic time-sensitive networking scheduling algo-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| rithm for real-time in-vehicle data transmission [51]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Deadline-aware online scheduling of 15N flows for automotive applications [52]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Implementation Aspects of Multi-Level Frame Preemption in TSN [53]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A novel frame preemption model in 15N networks [54]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ing [55]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Comparison of IEEE802.1Q and IEEE802.1AVB in multi switch environment in embedded                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| System [30]<br>Insights on the Derformance and Configuration of AVD and TCN in Assess the Ethernet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Networks [20]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| An Architecture for In-Vehicle Networks [16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <ul> <li>Deadline-aware online scheduling of TSN flows for automotive applications [52]</li> <li>Implementation Aspects of Multi-Level Frame Preemption in TSN [53]</li> <li>A novel frame preemption model in TSN networks [54]</li> <li>Quantitative performance comparison of various traffic shapers in time-sensitive networking [55]</li> <li>Comparison of IEEE802.1Q and IEEE802.1AVB in multi switch environment in embedded system [56]</li> <li>Insights on the Performance and Configuration of AVB and TSN in Automotive Ethernet Networks [20]</li> <li>An Architecture for In-Vehicle Networks [16]</li> </ul> |

Figure 2.2: Taxonomy of Related Work on TSN - I

| _ Tu     | ne Sensitive Networking                                                                   |
|----------|-------------------------------------------------------------------------------------------|
|          | Network Reliability                                                                       |
|          | Application Layer Benefits of Redundant Disjoint Paths in a Real-Time Ethernet [57]       |
|          | Evaluation of QoS Under the Network with SPQ, FRER and FP [58]                            |
|          | Redundancy Management for Safety-Critical Applications with Time Sensitive Network-       |
|          | ing [59]                                                                                  |
|          | Redundancy path implementation for schedule traffic [60]                                  |
|          | Fault-Tolerant Dynamic Scheduling and Routing for TSN based In-vehicle Networks [61]      |
|          | Cooperation or competition? Coexistence of safety and security in next-generation         |
|          | Ethernet-based automotive networks [62]                                                   |
|          | Design and Experimental Evaluation of the Proactive Transmission of Replicated Frames     |
|          | Mechanism over Time-Sensitive Networking [63]                                             |
|          | Challenges and Limitations of IEEE 802.1CB-2017 [64]                                      |
|          | Enhancing Fault Detection in Time Sensitive Networks using Machine Learning [65]          |
| +        | Configuration                                                                             |
|          | Harmonization of TSN parameter modelling with automotive design flows [66]                |
|          | TSN-Builder: Enabling Rapid Customization of Resource-Efficient Switches for Time-        |
|          | Sensitive Networking [67]                                                                 |
|          | Self-configuration of IEEE 802.1 TSN networks [68]                                        |
|          | UML visualization of YANG models [69]                                                     |
|          | SDN-based configuration solution for IEEE 802.1 Time Sensitive Networking (TSN) [70]      |
|          | Software-Defined Networks Supporting Time-Sensitive In-Vehicular Communication [71]       |
|          | Software-Defined Time Sensitive Networks Configuration and Management [72]                |
|          | I'me-sensitive software-defined networking: A unified control- plane for tsn and sdn [73] |
| <u> </u> | Experimentation with ISN                                                                  |
|          | Nesting:Simulating leee time-sensitive networking (tsn) in omnet++ [74]                   |
|          | $\square$ A time-sensitive networking (tsn) simulation model based on omnet++ [75]        |
|          | from excents [76]                                                                         |
|          | Irainework [70]                                                                           |
|          | Performance Analysis of the IEEE 802.1 Ethernet Audio/ video Bridging Standard [//]       |
|          | Lich A courses [78]                                                                       |
|          | Figure Accuracy [76]                                                                      |
|          | Labiating 15N traffic scheduling and snaping for future automotive Ethernet [79]          |
|          | ded Systems [80]                                                                          |
|          | Er CINE, Developing a Flouible Desserve Infrastructure for Deliable and Calable Intra     |
|          | Vehicular TSN Networks [81]                                                               |
|          | Time appeiting petworks [01]                                                              |
|          | inne-sensitive networking (tsn): An experimental setup [82]                               |
|          |                                                                                           |

Figure 2.3: Taxonomy of Related Work on TSN - II

# Security

|   | Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | <ul> <li>Survey and taxonomy of information-centric vehicular networking security attacks [83]</li> <li>Securing the connected car: A security-enhancement methodology [84]</li> <li>Security of vehicular ad-hoc networks: A comprehensive survey [85]</li> <li>Strategies for integrating control flows in software-defined in-vehicle networks and their impact on network security [86]</li> <li>Secure time-sensitive software-defined networking in vehicles [87]</li> </ul> |
|   | Layers of Automotive Security [89]<br>Considerations for cyber security implementation in autonomous vehicle systems [90]                                                                                                                                                                                                                                                                                                                                                          |
|   | V2X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|   | <ul> <li>Securing vehicle-to-everything (v2x) communication platforms [91]</li> <li>Reliable and secure v2x communications with wi-fi neighbor aware networking [92]</li> <li>Recognition of outlying driving behaviors: A data-driven perspective with applications to v2x collective perception [93]</li> </ul>                                                                                                                                                                  |
| 1 | Lintrusion Detection System                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|   | Automotive electrical and electronic architecture security via distributed in-vehicle traffic<br>monitoring [95]                                                                                                                                                                                                                                                                                                                                                                   |
|   | <ul> <li>Netfpga-based firewall solution for 5g multi-tenant architecture [96]</li> <li>A survey of intrusion detection for in-vehicle networks [97]</li> <li>Intrusion detection game for ubiquitous security in vehicular networks: A signaling game</li> </ul>                                                                                                                                                                                                                  |
|   | Date Encountion                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|   | A Modular , Reconfigurable and Updateable Embedded Cyber Security Hardware Solu-<br>tion for Automotive [99]                                                                                                                                                                                                                                                                                                                                                                       |
|   | Secure vehicular data communication in named data networking [100]                                                                                                                                                                                                                                                                                                                                                                                                                 |
|   | Evaluation of a zone encryption scheme for vehicular networks [101]                                                                                                                                                                                                                                                                                                                                                                                                                |
|   | A secure cooperative transmission model in VANET using attribute based encryption [102]<br>Secure data encryption in vanet [103]                                                                                                                                                                                                                                                                                                                                                   |
|   | Conventional and hybrid encryption schemes for security against attacks in vehicular ad-<br>hoc network [104]                                                                                                                                                                                                                                                                                                                                                                      |
|   | Security architecture for automotive communication networks with CAN FD [105]<br>Secure key management in vehicular ad-hoc network: A review [106]                                                                                                                                                                                                                                                                                                                                 |
|   | An efficient authentication scheme for secured service provisioning in edge-enabled vehicular cloud networks towards sustainable smart cities [107]                                                                                                                                                                                                                                                                                                                                |
|   | Energy-efficient end-to-end security for software-defined vehic- ular networks [108]<br>FPGA synthesis of an AES encoder circuit for vehicular communication networks [109]                                                                                                                                                                                                                                                                                                        |
|   | Limitations                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|   | Cooperation or competition? Coexistence of safety and security in next-generation<br>Ethernet-based automotive networks [62]                                                                                                                                                                                                                                                                                                                                                       |
|   | <ul> <li>G QoS: Impact of security functions on latency [110]</li> <li>Cross-layer tradeoff of QoQ and security in vehicular ad hoc networks: A game theoretical approach [111]</li> </ul>                                                                                                                                                                                                                                                                                         |

Figure 2.4: Taxonomy of Related Work on Security

#### Software Defined Networking

#### \_\_\_ Introduction and Overview

- \_\_\_OpenFlow: Enabling innovation in campus networks [112]
- Software-defined networking: A comprehensive survey [113]
- Software defined networks: A survey [114]

#### \_SDN in Automotive

- Software-Defined Networking in Automotive [115]
- Poster: An In-Vehicle Software Defined Network Architecture for Connected and Automated Vehicles [116]
- \_\_In-Vehicle Software Defined Networking: An Enabler for Data Interoperability [24]
- \_\_Retrofitting SDN to classical in-vehicle networks: SDN4CAN [117]
- \_\_\_\_ An SDN Architecture for Automotive Ethernets [118]
- Requirements analysis and performance evaluation of SDN controllers for automotive use cases [119]

#### \_SDN for embedded systems

- \_\_\_\_\_Full-stack SDN: The next big challenge? [120]
- On offloading programmable SDN controller tasks to the embedded microcontroller of stateful SDN dataplanes [121]
- \_Shifting the Network-on-Chip Paradigm towards a Software Defined Network Architecture [122]

Figure 2.5: Taxonomy of Related Work on SDN

#### Technologies required in future IVNs

#### \_\_\_\_ Functional Safety

- \_Safety mechanisms embedded in IVNs
  - \_\_Freedom from Memory Interference [123]
  - Safety island in safety critical hardware [124]
  - Asil-decomposition based routing and scheduling in safety-critical time-sensitive networking [125]
  - \_\_\_\_Network information flow [126]
  - Coupling source routing with time-sensitive networking [127]
  - Failure handling for time-sensitive networks using sdn and source routing [128]
  - On the evaluation of the active queue management mechanisms [129]
  - Achieving flexible, low-latency and 100gbps line-rate load balancing over ethernet on fpga [130]
  - Smartnic-based load management and network health monitoring for time sensitive applications [131]
  - Precise real-time monitoring of time-critical flows [132]
  - \_\_Shortcutting Fast Failover Routes in the Data Plane [133]
  - \_\_\_Fast failover in ethernet-based automotive networks [134]
  - A survey of fast-recovery mechanisms in packet-switched networks [135]

#### \_State of the Art Functional Safety Deployment

- \_\_ FPGA-based automotive ECU design addresses AUTOSAR and ISO 26262 standards [136]
- Security aware network controllers for next generation automotive embedded systems [137]
- A Modular , Reconfigurable and Updateable Embedded Cyber Security Hardware Solution for Automotive [99]

Figure 2.6: Taxonomy of Related Work on Functional Safety

#### \_\_\_\_ Tunneling of Frames

- \_\_Gateway Framework for In-Vehicle Networks Based on CAN, FlexRay, and Ethernet [138]
- \_\_\_\_Mapping can-to-ethernet communication channels within virtualized embedded environments [139]
- \_\_\_ A novel Flexray/Ethernet gateway for in-vehicle networks [140]
- \_\_Efficient data communication automotive gateway system for CAN-Ethernet networks [141]

Figure 2.7: Taxonomy of Related Work on Frames Tunneling

#### Technologies required in future IVNs

#### \_\_\_ Data Distribution Service

- \_ Analysis of DDS middleware
  - Data Distribution Service (DDS): A performance comparison of OpenSplice and RTI implementations [142]
  - Cops! It's Too LateYour Autonomous Driving System Needs a Faster Middleware [143]

#### \_DDS in Automotive

- A middleware journey from microcontrollers to microprocessors [144]
- \_\_\_\_\_Middleware Protocols in the Automobile: Service-Oriented, Data-Centric or RESTful? [145]
- \_\_\_ Data distribution service on top of Ethernet networks [146]
- \_\_\_\_Modeling, implementation, and analysis of xrce-dds applications in distributed multiprocessor real-time embedded systems [147]
- DDS middleware on FlexRay network: Simulink blockset implementation of wheel's subblocks and its adaptation to DDS concept [148]
- \_\_\_ Iceoryx True zero-copy inter-process-communication [149]
- Performance evaluation of IoT protocols under a constrained wireless access network [150] DDS with TSN
  - Multi-Level Time-Sensitive Networking (TSN) Using the Data Distribution Services (DDS) for Synchronized Three-Phase Measurement Data Transfer [151]
- Using DDS over TSN to support NATO Generic Vehicle Architecture (NGVA) for Land Systems [152]
- Enabling QoS for collaborative robotics applications with wireless TSN [153]
- \_\_ Driving Interoperability and Performance in Automotive Systems with DDS and TSN [154]

Figure 2.8: Taxonomy of Related Work on DDS

| Network Processing Platforms                                                         |
|--------------------------------------------------------------------------------------|
| MCU based architectures                                                              |
| In car Cataway Architecture for Intra and Inter vehicular Networks [155]             |
| ElectroKnox Makes Software-Defined Vehicles a Reality with the Xiliny Zyng® Platform |
| [156]                                                                                |
| Ethernovia - Virtualizing Vehicle Communication [157]                                |
| Open vSwitch                                                                         |
| Open vSwitch [158]                                                                   |
| Why Open vSwitch [159]                                                               |
|                                                                                      |
| Myth-busting DPDK in 2020 [160]                                                      |
| Many/Multi-core Architecture                                                         |
| Multi-Core Gateway Architecture and Scheduling Algorithm for High-Performance Gate-  |
| way Implementation [161]                                                             |
| Kickstarting high-performance energy-efficient manycore architectures with Epiphany  |
| [162]                                                                                |
| WCRT Analysis and Evaluation for Sporadic Message-Processing Tasks in Multicore Au-  |
| tomotive Gateways [163]                                                              |
| HW offloading                                                                        |
| Finding acceleration opportunities                                                   |
| Accelerometer: Understanding Acceleration Opportunities for Data Center Overheads at |
| Hyperscale [164]                                                                     |
| NOVIA: A Framework for Discovering Non-Conventional Inline Accelerators [165]        |
| HW Acceleration in IT Networks                                                       |
| Performance Analysis of Application-Specific Instruction-Set Routers in Networks-on- |
| Chip [166]                                                                           |
| Azure Accelerated Networking: SmartNICs in the Public Cloud [167]                    |
| A Reconfigurable Fabric for Accelerating Large-Scale Datacenter Services [168]       |
| XIIINX SDINET: A New Way to Specify Network Hardware [169]                           |
| W A scalaration in Automotive                                                        |
| = FPC A-based automotive FCU design addresses AUTOSAR and ISO 26262 standards [136]  |
| Security aware network controllers for next generation automotive embedded systems   |
| [137]                                                                                |
| A Modular Reconfigurable and Updateable Embedded Cyber Security Hardware Solu-       |
| tion for Automotive [99]                                                             |
| VEGa: A high performance vehicular Ethernet gateway on hybrid EPGA [170]             |
| A hardware/software co-design approach for Ethernet controllers to support time-     |
| triggered traffic in the upcoming IEEE TSN standards [3]                             |
| Development of a flexible gateway platform for automotive networks [171]             |
| Smart Network Interfaces for Advanced Automotive Applications [172]                  |
| Reconfigurable Computing in Next-Generation Automotive Networks [173]                |
|                                                                                      |

Figure 2.9: Taxonomy of Related Work on Network Processing Platforms - I

#### **Network Processing Platforms**

| Programmable Dataplanes                                                                |
|----------------------------------------------------------------------------------------|
| <b></b> PISA and P4 - Introduction and Overview                                        |
| P4: Programming Protocol-Independent Packet Processors [174]                           |
| A Survey on Data Plane Programming with P4: Fundamentals, Advances, and Applied        |
| Research [175]                                                                         |
| An Exhaustive Survey on P4 Programmable Data Plane Switches: Taxonomy, Applications,   |
| Challenges, and Future Trends [176]                                                    |
| The programmable data plane: Abstractions, architectures, algorithms, and applications |
|                                                                                        |
| Modeling and Performance Analysis of P4 Programmable Devices [178]                     |
| One for All, All for One: A Heterogeneous Data Plane for Flexible P4 Processing [179]  |
| Toward an Abstract Model of Programmable Data Plane Devices [180]                      |
| Application Laver Packet Processing Using PISA Switches [181]                          |
| Reimagining automotive service-oriented communication: A case study on programmable    |
| data planes [182]                                                                      |
| P416 Portable Switch Architecture (PSA) Version 1.1 [183]                              |
| Design frameworks for P4 switches                                                      |
| P4 to FPGA-A Fast Approach for Generating Efficient Network Processors [184]           |
| Different PISA related Architectures                                                   |
| Forwarding Metamorphosis: Fast Programmable Match-Action Processing in Hardware        |
| for SDN [185]                                                                          |
| DRMT: Disaggregated Programmable Switching [186]                                       |
| FlowBlaze: Stateful Packet Processing in Hardware [187]                                |
| Challenging the Stateless Quo of Programmable Switches [188]                           |
| High Performance Packet Processor Architecture for Network Virtualization: Pro-        |
| grammable Packet Processor Architecture as a Data Flow Machine [189]                   |
| P4GPU: Acceleration of programmable data plane using a CPU-GPU heterogeneous archi-    |
| tecture [190]                                                                          |
| A Folded Pipeline Network Processor Architecture for 100 Gbit/s Networks [191]         |
| Limitations                                                                            |
| Hardware-Based Evaluation of Scalable and Resilient Multicast With BIER in P4 [192]    |
| Heavy Hitter Detection on Multi-Pipeline Switches [94]                                 |
| Tofino + P4: A Strong Compound for AQM on High-Speed Networks? [193]                   |
| Event-Driven Packet Processing [194]                                                   |
| Automatic performance-optimal offloading of network functions on programmable          |
| switches [195]                                                                         |
| Accelerator-aware in-network load balancing for improved application performance [196] |
| The Actual Cost of Programmable SmartNICs: Diving into the Existing Limits [197]       |
| Full HW-based Network Processing Architecture                                          |
| VEGa: A high performance vehicular Ethernet gateway on hybrid FPGA [170]               |

Figure 2.10: Taxonomy of Related Work on Network Processing Platforms - II

#### Design and Validation tools for SoC

#### \_\_CAD tools

- \_\_\_\_ Design assembly framework for FPGA back-end acceleration [198]
- Yosys+nextpnr: An open source framework from verilog to bitstream for commercial FPGAs [199]
- Real Silicon Using Open-Source EDA [200]

#### \_Automatic Code Generation

- TSN-Builder: Enabling rapid customization of resource-efficient switches for time-sensitive networking [67]
- P4 to FPGA-A Fast Approach for Generating Efficient Network Processors [184]
- Generating VHDL Source Code from UML Models of Embedded System [201]
- \_\_\_\_ Automation of Domain-specific FPGA-IP Generation and Test [202]
- DNNBuilder: an Automated Tool for Building High-Performance DNN Hardware Accelerators for FPGAs [203]

#### \_Simulation Frameworks

- The gem5 simulator [204]
- Gem5 + RTL: A framework to enable RTL models inside a full-system simulator [205]
- \_\_\_\_\_ GTK Wave [206]

#### \_Automatic Testing

- \_\_\_\_\_ Time-sensitive networking (tsn): An experimental setup [82]
- Towards an ecosystem for reproducible research in computer networking [207]
- \_\_Implementation of an integrated FPGA based automatic test equipment and test generation for digital circuit [208]
- \_\_\_\_SAT-ATPG for application-oriented fpga testing [209]
- Poster: Performance evaluation of an open-source audio-video bridging/time-sensitive networking testbed for automotive ethernet [210]
- \_\_\_\_ Ducked tails: Trimming the tail latency of(f) packet processing systems [211]
- \_\_\_\_The pos framework: A methodology and toolchain for reproducible network experiments [212]

#### Product lifecycle development frameworks

- Xandar: X-by-construction design framework for engineering autonomous & distributed realtime embedded software systems [213]
- Xandar: Exploiting the x-by-construction paradigm in model-based development of safetycritical systems [214]

#### \_ Traffic Generation and Monitoring

- Precise real-time monitoring of time-critical flows [132]
- \_\_\_\_Moongen: A scriptable high-speed packet generator [215]
- Efficient dynamic flow tracking for packet analyzers [216]
- \_\_\_\_\_High-performance packet processing and measurements [217]
- \_\_\_\_FloWatcher-DPDK: Lightweight line-rate flow-level monitoring in software [218]
- \_\_\_Fluent10g: A programmable FPGA-based network tester for multi-10-gigabit etherne [219]

#### \_Automotive Specific Tools

- EnGINE: Developing a Flexible Research Infrastructure for Reliable and Scalable Intra-Vehicular TSN Networks [81]
- \_\_\_\_ Challenges with automotive test case specifications [220]
- \_\_\_\_ Testing methods used in the automotive industry: Results from a survey [221]
- \_\_\_\_Design of vehicle gateway automatic test system based on canoe [222]
- \_\_\_\_ The case for Ethernet in automotive communications [18]
- \_\_Methodology and Infrastructure for TSN-Based Reproducible Network Experiments [223]

Figure 2.11: Taxonomy of Related Work on Design and Validation tools for SoC

# **Chapter 3**

# **Requirements of future Network Processing Platforms**

The overall mission of this research is to accelerate the design and evaluation of new high performance network processing SoC devices for automotive, in order to enable the integration of technology changes that are happening at a fast pace. For this, the first step is to thoroughly study and define the requirements that are now applicable to network processing platforms derived from the integration of new technologies and functionalities within IVNs. Then, the currently available network processing platforms need to be evaluated in terms of their fulfillment of the identified requirements. These requirements are classified into functional requirements and structural requirements.

- **Functional requirements** relate to a functionality that must be provided by the GW platform as part of the network infrastructure in a vehicle.
- Structural requirements relate to design practices and the viability of the architecture design towards a real Network/System on Chip (NoC/SoC) that may evolve into a commercial product.

..... Confidential Information .....

# Chapter 4 Research Goals

After the previous analysis, an interesting research opportunity is identified, that emerges from the revolution that is currently undergoing both in automotive and semiconductor industry. This thesis aims at contributing to the evolution of the current landscape, where there is a gap pointing to a lack of high performance solutions for automotive network processing. Additionally, HW-centric architectures are identified as an enabler for these future solutions. With this in mind, the following goals (G) are defined:

- **G1. Design and evaluation of new network processing architecture**: By reflecting on the existing limitations in the solutions available in the state of the art, the main goal is to define a new architecture for automotive network processors that is capable of fulfilling all the identified requirements with the right level of performance. The architecture must be future-proof, i.e. it must provide a modular approach for the integration of current and future required functionalities (both in SW and HW). This architecture shall be evaluated from a theoretical point of view, as well as through a real proof of concept. Another goal of the architecture is to reduce the complexity of designing and programming network processing devices, through the support of HW accelerators.
- G2. Definition of a design and evaluation methodology with a focus on scalability and automation: An important aspect towards the acceleration of the design lifecycle is to provide the right methodology and design flow to support the GW designer. The complete flow from requirements definition to implementation and to system validation shall be covered by the defined methodology. This methodology must be scalable and allow for automating the complete design and validation process, by providing a SW-like interface for the design of HW-centric network processors.

The accomplishment of these goals is described throughout the following Chapters. Starting with the first goal (G1), Chapter 5 describes the design of a proposal for a new network processing architecture targeting vehicular networks. Then, Chapter 6 evaluates the integration of the different technologies required in vehicular networks within the proposed architecture. The functional validation

of the architecture is concluded in Chapter 7, showing how it is capable of fulfilling the requirements identified in Chapter 3.

Continuing with the second goal (G2), Chapter 8 describes the proposed automation methodology for the design and validation of network processors conforming to the architecture proposed in G1.

Afterward, both goals are completed with a proof of concept of the proposed system architecture and method. This proof of concept together with the experimental results is described in Chapter 9. Finally, the scalability of the architecture and methodology is evaluated in Chapter 10.

# **Chapter 5**

# Elastic Gateway (eGW) SoC Architecture

This section presents a new network processing architecture specifically designed to meet the requirements of future IVNs: elastic Gateway (eGW). The architecture provides a fully HW-centric datapath based on a set of IP cores that compose a library for gateway SoC design. Next, the architecture is introduced, highlighting its main innovative features and showing how it fulfills the requirements listed in Chapter 3. First, the high level architecture design is detailed and second, each of the blocks that compose the architecture are described in detail.

..... Confidential Information .....

# Chapter 6

# Technologies Integration in eGW and Benchmark with State of the Art

This chapter covers the integration of the most relevant technologies related to networking and network processors within the eGW SoC architecture. Some of them are related to the state of the art of network processor architectures while others are functionalities that need to be integrated in a GW design. For each of them, it provides an overview of the state of the art, and how eGW is able to integrate the main concepts of each technology advancing over the state of the art. Fig. **??** provides an example of a design based on eGW where the different use cases discussed in this section are implemented. The different sections explain all the functionalities deployed in this figure, which can easily coexist in an eGW-based design. A summary of this technologies is given in Table 6.1.

Each section also provides a comparison between available alternatives in the state of the art, looking at the key aspects of each technology in the form of a spider graph. Elastic GW is included in this comparison, helping to understand the design choices of the architecture, how each of them supports the fulfillment of the previously derived requirements and how eGW correlates with the state-of-the-art of each of these technologies.

| Technologies integrated in eGW    |
|-----------------------------------|
| Software Defined Networking (SDN) |
| Programmable Dataplanes           |
| Time Sensitive Networking (TSN)   |
| Safety and Security               |
| Frames tunneling (IEEE1722)       |
| Data Distribution Services (DDS)  |
| Application layer processing      |

Table 6.1: Technologies integrated in eGW

# Chapter 7 Functional Validation

As seen before, one of the challenges that arises when designing new network processors for automotive is the management of heterogeneous technologies at different system levels. The complexity is not in giving the best performance on one particular aspect, but in supporting a wide range of applications which require the integration of different technologies while keeping performance under control for each of them. Fig. **??** exposes a summary of the coverage of the different required functionalities for IVN provided by the different network processing architectures introduced above, including eGW. This shows that the strength of eGW is its capability of integrating such a wide range of functionalities and technologies while being competitive in each area, i.e., even though sometimes custom solutions perform better in a specific area, eGW is capable of providing a solution that is good enough in each of them, becoming the only one that can cover them all. This characteristic also makes eGW a future-proof solution, capable of integrating new requirements and functionalities in a flexible and scalable way, helping thus to solve the challenge of technologies integration in future network processors.

..... Confidential Information .....

# Chapter 8 Design Methodology

This section describes the methodology proposed for the design of vehicular network processors based on the eGW SoC architecture, which addresses all the limitations identified in the methods available in the state of the art. The aim of the proposed methodology is to provide an easy to use SW-based approach for the design of HW-centric network processors for automotive. It follows the V-model, which is the most used design methodology in the automotive industry. Additionally, it integrates the concept of agile design loops within the V-model, allowing for iterating the design in a natural way.

..... Confidential Information .....

# Chapter 9

# **Proof of Concept and Experimental Results**

## 9.1 Definition of Scenarios and Experiments

This section describes the experiments that were run on a HW platform with the aim of evaluating eGW SoC. The configuration is based on the zonal architecture. In this architecture there are 4 zonal gateways distributed in the vehicle which are handling the connections to the sensors and actuators that are physically located close to the zonal GW. The zonal GWs are interconnected between them with an Ethernet backbone, while the connection to the different sensors/actuators can use also Ethernet or different network protocols. In the center, there is a High Performance Computer in charge of running applications and distributing functions across the network. This HPC also has a direct connection to each zonal GW via a dedicated Ethernet link. Several scenarios are defined, focusing on the traffic flowing through each zonal gateway. Each scenario represents a particular situation of the IVN with a predefined set of sensors and actuators present in the network. For each scenario there is a specific set of functionalities running on the network that influence the traffic that is exchanged between zonal gateways and the HPC. In the different scenarios, a set of experiments are run, permitting to show how eGW performs under different configurations. The experiments also allow for showcasing configuration and design customization aspects of the architecture. To finalize this section, the configuration used in the HW for the different experiments is described.

..... Confidential Information .....

### 9.2 Experimental Framework and Infrastructure

This section describes the framework used for the experimentation, which follows the structure of the validation framework previously described. First, the setup at network level together with the components used to emulate the vehicular network are presented. Afterward, the specific design used to deploy an eGW-based zonal GW that permits to perform the experiments introduced above is described in detail.

#### 9.3. EXPERIMENTAL RESULTS

..... Confidential Information .....

## 9.3 Experimental Results

This section presents the results obtained for each experiment. Through the different iterations, the impact of the different configuration parameters on the system behavior is shown, as well as the capabilities of the design. This is of course a selection of the most relevant and representative results obtained through several trial and error iterations. The results chosen are the ones considered most useful for the reader in order to understand the behavior of the system, showing the high level of flexibility and elasticity of the eGW SoC approach in spite of being a HW solution, as well as to understand the design choices aiming at fulfilling the previously defined traffic requirements.

..... Confidential Information .....

# 9.4 Chapter summary

This chapter described the proof of concept developed to validate eGW architecture and the proposed methodology. First, the scenarios where experiments were run are presented, and all the experiments performed are described. The main idea is to perform experiments in two scenarios to see the behavior of eGW under different circumstances. Additionally, the transition between these two scenarios is also evaluated, proving how eGW is able to detect events and react to it. The experiments focus on the integration of different technologies within eGW, covering TSN, functional safety, security, frames tunneling and application processing.

Second, the experimental framework and the infrastructure used for the experiments is presented. The deployment of eGW is performed using the design framework, showing the viability and usability of the design methodology.

Finally, the experimental results are described in detail, showing that eGW is able to perform the required tasks while keeping performance under control. With this, Goal 1 in Chapter 4 is successfully fulfilled.

In the next chapter, the scalability of the architecture is analysed, completing the evaluation of eGW architecture and this proof of concept.

# Chapter 10 Scalability Analysis

This section looks at the HW resources and power consumption required by eGW under different configurations in order to evaluate the scalability of the solution. Different design geometries are implemented in an FPGA in order to measure how they increase when scaling the design. The platform used for this evaluation is the same one used for the experiments described in the previous chapter, ProF-PGA Zynq Ultrascale+ ZU19EG [224]. In particular, this section looks at the impact of adding more Input Output (IO) ports and/or more processing units. With this, the impact of different architectural choices is analyzed.

..... Confidential Information .....

# Chapter 11 Conclusions and Future Work

This PhD dissertation provides an in depth analysis of state of the art and future challenges of automotive network processing devices. It starts by analyzing the trends within the automotive industry, the changes in the vehicular E/E architecture (from function-based to domain-based to zonal-based) and how they affect the IVN. In parallel, the evolution of the semiconductor industry is also analyzed, focusing on the current trend towards application specific computing platforms. In the sweet spot between these two industrial changes, an opportunity is identified: the use of application specific platforms for automotive network processing and, in particular, for the design of the future zonal gateway controllers. Then, the technologies that need to be integrated in future vehicular networks are analyzed, even if they have not been used in automotive industry yet. Afterward, the main state of the art architectures for network processing is reviewed, looking at their internal architecture details. To complete the state of the art, a high level overview of the available tools for the design and validation of SoC devices is also provided. The different tools used during the design and validation process of a new IC product are discussed. Specific tools for automotive or tools that facilitate the automation of the design and validation process are of particular interest within this research work.

Considering all the information gathered from the state of the art analysis, it is possible to derive the set of requirements that need to be fulfilled by future IVN processing platforms. Afterward, a review of how each of the existing network processing architectures complies (or not) with the previously inferred requirements is performed, highlighting the main bottlenecks of each of them. This analysis shows that none of the available architectures in the state of the art is capable of providing this particular set of requirements. It also shows the importance of balancing functional and structural requirements, and suggests that the solution relies on the introduction of specific HW accelerators that support the specific functions required in IVNs.

Within this landscape, this thesis focuses on the definition of a new HW-centric network processor for the automotive industry that can fulfill the requirements of future IVNs. Additionally, it aims at providing a complete methodology for the design and validation of network processors based on the proposed architecture, with the goal of improving and accelerating the design lifecycle. Next, the main contributions of this research work are summarized.

## Conclusions and Future Work

..... Confidential Information .....

# Appendix A Dissemination of results

In this Appendix, a compilation of results dissemination and intellectual property generated is presented. This collection of works summarizes the content of this dissertation and helps to spread the insights gained with the research community. Some works are thought of as educational resources that can speed up the learning curve of researchers starting with this topic, while others are focused on presenting the new ideas and insights gained throughout the PhD journey. At the end of the Appendix, a summary of research and dissemination activities carried out within the industrial team where the PhD candidate took part during the thesis is provided.

# A.1 Publications

#### • State of the art analysis

A. G. Mariño, F. Fons and J. M. M. Arostegui, "The Future Roadmap of In-Vehicle Network Processing: A HW-Centric (R-)evolution," in IEEE Access, vol. 10, pp. 69223-69249, 2022, doi: 10.1109/ACCESS.2022.3186708.

This article covers the state of the art of future network processing platforms exposed in Chapter 2.4 and the analysis of requirements of future network processors performed in Chapter 3.

#### • Architecture and IP cores design and PoC

 A. G. Mariño, F. Fons and J. M. M. Arostegui, Elastic Gateway SoC Design: a HW-centric Architecture for inline In-Vehicle Network Processing, 2023, submitted to Vehicular Communications Journal

This article describes the architecture of eGW presented in Chapter 5 and the integration of technologies described in Chapter 6.

Angela Gonzalez Mariño, Francesc Fons, Juan Manuel Moreno Arostegui, Elastic gateway SoC proof of concept: Experiments design and performance evaluation, Vehicular Communications, 2023, 100636, ISSN 2214-2096, https://doi.org/10.1016/j.vehcom.2023.100636.

This article focuses on the Proof of Concept of eGW architecture described in Chapter 9.

 A. G. Mariño, F. Fons and J. M. M. Arostegui, Vehicular Network Processor Design for Scalability & Automation: Elastic Gateway SoC Concept & Builder, 2023, submitted to Journal of Systems Architecture

This article describes the complete design methodology presented in Chapter 8 including the library of IP cores and SW interface of eGW, and the scalability analysis of the architecture described in Chapter 10.

- A. G. Mariño, F. Fons, A. Gharba, L. Ming and J. M. Moreno Arostegui, "Elastic Queueing Engine for Time Sensitive Networking," 2021 IEEE 93rd Vehicular Technology Conference (VTC2021-Spring), Helsinki, Finland, 2021, pp. 1-7, doi: 10.1109/VTC2021-Spring51267.2021.9448758. This article describes the internal architecture of the queuing block described in Chapter ?? together with some queuing optimization strategies.
- Angela Gonzalez Mariño, Francesc Fons, Li Ming, and Juan Manuel Moreno Arostegui. 2021. PDU Normalizer Engine for Heterogeneous In-Vehicle Networks in Automotive Gateways. In Applied Reconfigurable Computing. Architectures, Tools, and Applications: 17th International Symposium, ARC 2021, Virtual Event, June 29–30, 2021, Proceedings. Springer-Verlag, Berlin, Heidelberg, 140–155. https://doi.org/10.1007/978-3-030-79025-7\_10

This article describes the internal architecture of the normalizer block described in Chapter **??** and the SDN normalization strategy.

- A. G. Marino, F. Fons, Z. Haigang and J. M. M. Arostegui, "Traffic Shaping Engine for Time Sensitive Networking Integration within In-Vehicle Networks," 2021 IEEE Vehicular Networking Conference (VNC), Ulm, Germany, 2021, pp. 182-189, doi: 10.1109/VNC52810.2021.9644668.
   This article describes the internal architecture of the Traffic Shaping Engine described in Chapter ??, with some examples of how different TSN technologies can be integrated in eGW.
- A. G. Mariño, F. Fons, Z. Haigang and J. M. M. Arostegui, "Loopback Strategy for TSN-compliant Traffic Queueing and Shaping in Automotive Gateways," 2021 IEEE Conference on Network Function Virtualization and Software Defined Networks (NFV-SDN), Heraklion, Greece, 2021, pp. 47-53, doi: 10.1109/NFV-SDN53031.2021.9665092.

This article describes the loopback path strategy for TSN technologies described in Chapter **??** together with some use cases that help to illustrate the concept.

 Angela Gonzalez Mariño, Francesc Fons, Zhang Haigang, and Juan Manuel Moreno Arostegui.
 2021. Loopback strategy for in-vehicle network processing in automotive gateway network on chip. In Proceedings of the 14th International Workshop on Network on Chip Architectures (NoCArc '21). Association for Computing Machinery, New York, NY, USA, 22–28. https://doi.org/ 10.1145/3477231.3490429 This article describes the loopback path strategy for frames processing described in Chapter **??** together with some example use cases.

#### • Integration of technologies in eGW architecture

 Angela Gonzalez Mariño, Abdoul Aziz Kane, Francesc Fons, and Juan Manuel Moreno Arostegui.
 2022. Enhancements for Hardware-based IEEE802.1CB embedded in Automotive Gateway Systemon-Chip. In Proceedings of the Symposium on Architectures for Networking and Communications Systems (ANCS '21). Association for Computing Machinery, New York, NY, USA, 31–37. https://doi.org/10.1145/3493425.3502754

This article proposes some enhancements to the FRER functionality described in IEEE802.1CB and describes the deployment of this strategy in eGW, as explained in **??**.

- A. A. Kane, A. G. Mariño, F. Fons, S. Nueesch, P. Serwa and M. Schoetz, "Elastic Gateway Functional Safety Architecture and Deployment: A Case Study," in IEEE Access, vol. 10, pp. 91771-91801, 2022, doi: 10.1109/ACCESS.2022.3199356.

This article describes a new methodology for the deployment of safety concepts in modern vehicular networks, and uses eGW to illustrate this concept. Part of the article relates to the content of Chapter **??** where the deployment of safety mechanisms in eGW is exposed.

 C. Scordino, A. G. Mariño and F. Fons, "Hardware Acceleration of Data Distribution Service (DDS) for Automotive Communication and Computing," in IEEE Access, vol. 10, pp. 109626-109651, 2022, doi: 10.1109/ACCESS.2022.3213664.

This article describes the idea of deploying part of the DDS middleware in HW accelerators. It uses eGW architecture as an example of the deployment. This corresponds to Chapter **??**. It also explores the integration of DDS and TSN supported by eGW described in Chapter **??**.

#### • Design automation and validation framework

- A. G. Marino, N. N. Halinge, F. Fons and J. M. M. Arostegui, "Build Automation Framework for Architecture Design of Automotive Elastic Gateway", Embedded World Conference 2022 This article describes the automation design methodology described in Chapter 8.
- A. G. Marino, N. N. Halinge, F. Fons and J. M. M. Arostegui, "Build Automation Framework for Design Validation of Automotive Gateway Controllers," 2022 IFIP Networking Conference (IFIP Networking), Catania, Italy, 2022, pp. 1-6, doi: 10.23919/IFIPNetworking55013.2022.9829801.
   This article focuses on the validation and verification part of the design methodology described in Chapter ??.

A list with all the articles is available in ORCID: https://orcid.org/0000-0003-2123-7915

## A.2. PATENTS

## A.2 Patents

• Flexible & Scalable Coarse-Grained Communication Gateway Architecture. System and Method for building a Network Gateway based on Modular & Configurable Hardware Functional Blocks. Authors: Francesc Fons, Angela Gonzalez, Li Ming. 2020

This patent describes the proposed architecture described in Chapter 5 as well as the building automation process described in Chapter 8 which are the core concepts that have been developed and validated within this PhD thesis.

• Queues release and optimization in IEEE 802.1Qbv using Run-Time Adaptive and Dynamic IPV. Authors: Ahmed Gharba, Francesc Fons, Angela Gonzalez, Li Ming. 2020

This patent describes a novel and smart queue management system for TSN networks where 802.1Qbv is combined with dynamic IPV. Although this specific processing is not the core of this PhD thesis, the implementation and proof of concept of this patent proposal has been done with the architecture proposed in this project and is included as a feature in the queuing block described in Chapter **??**.

• Queues release and optimization in IEEE 802.1Qbv using Run-Time Adaptive and Dynamic GCL. Authors: Ahmed Gharba, Francesc Fons, Angela Gonzalez, Li Ming. 2020

This patent describes a novel and smart queue management system for TSN networks where 802.1Qbv is combined with dynamic gate control list. Although this specific processing is not the core of this PhD thesis, the implementation and proof of concept of this patent proposal has been done with the architecture proposed in this project and is included as a feature in the queuing block described in Chapter **??**.

- Smart Queueing Engine for TSN-Compliant Networking Devices. Angela Gonzalez, Francesc Fons. 2021
  This patent describes the internal architecture of the queueing block presented in Chapter ??,
  together with the smart control algorithms for the management of the read and write interface.
  The concept has been prototyped and validated within the context of this PhD thesis.
- PDU Normalizer for Heterogeneous Networks in Automotive Gateways. Francesc Fons, Angela Gonzalez. 2021

This patent describes the architecture of the normalization block together with the SDN approach for the normalization of frames described in Chapter **??**. The concept has been prototyped and validated within the context of this PhD thesis.

#### A.3. OTHER RELATED WORKS

### A.3 Other related works

#### A.3.1 Supervision of Master Thesis

 "Design and Implementation of Build Automation Tool for HDL Architecture of Gateway Controllers" Nikhil Naganath-Halinge. Darmstadt University of Applied Sciences, Department of Electrical Engineering and Information Technology, Germany, Master of Science in Electrical Engineering and Information Technology, Industrial Supervisors: Ms.-Ing. Angela Gonzalez-Marino, Dr.-Ing. F.Fons, Academic Supervisors: Prof. Dr.-Ing. Christian Jakob, Prof. Dr.-Ing. Markus Haid, Completion Date: February 07, 2022

# A.3.2 Participation in research lab cooperation between Technical University of Munich (TUM) and Huawei Munich Research Center

- M.Bosk, F.Rezabek, K.Holzinger, A.Gonzalez-Mariño, A.A. Kane, F.Fons, J.Ott, G.Carle, Methodology and Infrastructure for TSN based Reproducible Network Experiments, IEEE Access, vol. 10, pp. 109203 – 109239, October 2022. https://ieeexplore.ieee.org/document/9910175
- F.Rezabek, M.Bosk, T.Paul, K. Holzinger, S.Gallenmüller, A.Gonzalez, A.Kane, F.Fons, Z.Haigang, G.Carle, J.Ott, EnGINE: Flexible Research Infrastructure for Reliable and Scalable Time Sensitive Networks, Journal of Network and Systems Management, vol. 30, no. 74, Springer, September 2022. https://link.springer.com/article/10.1007/s10922-022-09686-0
- K.Holzinger, F.Biersack, H.Stubbe, A.Gonzalez-Mariño, A.Kane, F.Fons, Z.Haigang, T.Wild, A.Herkersdorf, G.Carle, SmartNIC-based Load Management and Network Health Monitoring for Time Sensitive Applications, IEEE/IFIP Network Operations and Management Symposium (NOMS 2022), Workshop on Intelligent Transportation and Autonomous Vehicles Technologies (ITAVT 2022).
- K.Holzinger, H.Stubbe, F.Biersack, A.Gonzalez-Mariño, A.Kane, F.Fons, Z.Haigang, T.Wild, A.Herkersdorf, G.Carle, Poster: Precise Real-Time Monitoring of Time-Critical Flows, ACM International Conference on emerging Networking EXperiments and Technologies (CoNEXT 2021).
- M.Bosk, F.Rezabek, K.Holzinger, A.Gonzalez-Mariño, A.A.Kane, F.Fons, Z.Haigang, G.Carle, J.Ott, Demo: Environment for Generic In-vehicular Network Experiments – EnGINE, IEEE Vehicular Networking Conference 2021 (VNC 2021).
- F.Rezabek, M.Bosk, T.Paul, K.Holzinger, S.Gallenmüller, A.Gonzalez-Mariño, A.A.Kane, F.Fons, Z.Haigang, G.Carle, J.Ott, EnGINE: Developing a Flexible Research Infrastructure for Reliable and Scalable Intra-Vehicular TSN Networks, International Conference on Network and Service Management (CNSM 2021), Workshop on High-Precision, Predictable, and Low-Latency Networking (HiPNet 2021).

### A.4. TALKS AND CONFERENCE PRESENTATIONS

# A.4 Talks and conference presentations

• F.Fons, A.A.Kane, A.Gonzalez-Mariño, Reliable in-vehicle networks through inline processing of safety mechanisms embedded in networking SoCs, exida Automotive Symposium 2022, Spitz-ingsee, Germany, October 2022.

LinkedIn post: https://www.linkedin.com/posts/francesc-fons\_exidaautomotivesymposium2022excerptffons-activity-6990228534845702144-tgzd/

• F.Fons, A.Gonzalez-Mariño, A.A.Kane, The paradigm shift in automotive zonal gatewaying, TUM Academic Salon 2022, Garching, Germany, September 2022.

Video: https://www.net.in.tum.de/talks/workshops/academic\_salon\_22.html

• F.Fons, A.Gonzalez-Mariño, A.A.Kane, Elastic Network SoC Architecture driven by Parameterizable Hardware Accelerators, HiPEAC CSW Spring 2022, Tampere, Finland, April 2022.

Video: https://www.youtube.com/watch?v=16tNs0Fwgzo

# Bibliography

- C. Shekhar, Raj Singh, A.S. Mandal, S.C. Bose, R. Saini, and P. Tanwar. Application specific instruction set processors: redefining hardware-software boundary. In *17th International Conference on VLSI Design. Proceedings.*, pages 915–918, 2004.
- [2] Liu Dake, Cai Zhaoyun, and Wang Wei. Trends of communication processors. *China Communications*, 13(1):1–16, 2016.
- [3] Friedrich Gross, Till Steinbach, Franz Korf, Thomas C. Schmidt, and Bernd Schwarz. A hardware/software co-design approach for Ethernet controllers to support time-triggered traffic in the upcoming IEEE TSN standards. In *IEEE International Conference on Consumer Electronics -Berlin, ICCE-Berlin*, volume 2015-Febru, pages 9–13. IEEE Computer Society, 2 2015.
- [4] The Verge. Tesla new self driving chip is here and this is your best look yet. 2020.
- [5] The Verge. Google reveals the mysterious custom hardware that powers AlphaGo. 2020.
- [6] Deep dive into Amazon Inferentia: A custom-built chip to enhance ML and AI. 2020.
- [7] FinantialTimes. Facebook joins Amazon and Google in AI chip race. 2020.
- [8] The Verge. Apple is switching Macs to its own processors starting later this year. 2020.
- [9] "PWC". "Five trends transforming the Automotive Industry". 2018.
- [10] "McKinsey & Company". "Race 2050 A vision for the European Automotive Industry". "2019".
- [11] Martin Lukasiewycz, Sebastian Steinhorst, Sidharta Andalam, Florian Sagstetter, Peter Waszecki, Wanli Chang, Matthias Kauer, Philipp Mundhenk, Shreejith Shanker, Suhaib A. Fahmy, and Samarjit Chakraborty. System architecture and software design for Electric Vehicles. In 2013 50th ACM/EDAC/IEEE Design Automation Conference (DAC), pages 1–6, 2013.
- [12] Weiying Zeng, Mohammed A.S. Khalid, and Sazzadur Chowdhury. In-vehicle networks outlook: Achievements and challenges. *IEEE Communications Surveys and Tutorials*, 18:1552–1571, 7 2016.
- [13] Luc Van Dijk. Future Vehicle Networks and ECUs Architecture and Technology considerations. 2017.

- [14] Shane Tuohy, Martin Glavin, Ciarán Hughes, Edward Jones, Mohan Trivedi, and Liam Kilmartin. Intra-Vehicle Networks: A Review. *IEEE Transactions on Intelligent Transportation Systems*, 16(2):534–545, 2015.
- [15] Onur Alparslan, Shin'ichi Arakawa, and Masayuki Murata. Next Generation Intra-Vehicle Backbone Network Architectures. In 2021 IEEE 22nd International Conference on High Performance Switching and Routing (HPSR), pages 1–7, 2021.
- [16] Jean Walrand, Max Turner, and Roy Myers. An Architecture for In-Vehicle Networks. IEEE Transactions on Vehicular Technology, 70(7):6335–6342, 2021.
- [17] Hadi Askaripoor, Morteza Hashemi Farzaneh, and Alois Knoll. E/E Architecture Synthesis: Challenges and Technologies. *Electronics*, 11(4), 2022.
- [18] Lucia Lo Bello. The case for ethernet in automotive communications. SIGBED Rev., 8(4):7–15, dec 2011.
- [19] Haeri Kim, Wonsuk Yoo, Seoncheol Ha, and Jong-Moon Chung. In-vehicle network average response time analysis for can-fd and automotive ethernet. *IEEE Transactions on Vehicular Technol*ogy, pages 1–16, 2023.
- [20] J. Migge, J. Villanueva, N. Navet, and M. Boyer. Insights on the Performance and Configuration of AVB and TSN in Automotive Ethernet Networks. 2018.
- [21] Amrit Gopal and Jim Lawlis. Traffic Categories and Overall Performance Goals Ford. 2021.
- [22] Hong-Yuan Li, Liang-Bi Chen, Wan-Jung Chang, Jing-Jou Tang, and Katherine Shu-Min Li. Design and development of an extensible multi-protocol automotive gateway. In 2016 IEEE International Conference on Consumer Electronics-Taiwan (ICCE-TW), pages 1–2, 2016.
- [23] Thinh H. Pham, Shanker Shreejith, Sebastian Steinhorst, Suhaib A. Fahmy, and Samarjit Chakraborty. Heterogeneous Communication Virtualization for Distributed Embedded Applications. In 2021 24th Euromicro Conference on Digital System Design (DSD), pages 251–258, 2021.
- [24] Khalid Halba and Charif Mahmoudi. In-Vehicle Software Defined Networking: An Enabler for Data Interoperability. In *Proceedings of the 2nd International Conference on Information System and Data Mining*, ICISDM '18, page 93–97, New York, NY, USA, 2018. Association for Computing Machinery.
- [25] Venkata Krishnan, Olivier Serres, and Intel Corporation. s.l. Michael Blocksome. Configurable Network Protocol Accelerator. 2021.
- [26] Jiacheng Chen, Haibo Zhou, Ning Zhang, Wenchao Xu, Quan Yu, Lin Gui, and Xuemin Shen. Service-oriented dynamic connection management for software-defined internet of vehicles. *IEEE Transactions on Intelligent Transportation Systems*, 18(10):2826–2837, 2017.

- [27] Jan Sonnenberg. A distributed in-vehicle service architecture using dynamically created web Services. In *IEEE International Symposium on Consumer Electronics (ISCE 2010)*, pages 1–5, 2010.
- [28] Marco Wagner, Dieter Zöbel, and Ansgar Meroth. SODA: Service-Oriented Architecture for Runtime Adaptive Driver Assistance Systems. In 2014 IEEE 17th International Symposium on Object/Component/Service-Oriented Real-Time Distributed Computing, pages 150–157, 2014.
- [29] Stephan Sommer, Alexander Camek, Klaus Becker, Christian Buckl, Andreas Zirkler, Ludger Fiege, Michael Armbruster, Gernot Spiegelberg, and Alois Knoll. Race: A centralized platform computer based architecture for automotive applications. In 2013 IEEE International Electric Vehicle Conference (IEVC), pages 1–6, 2013.
- [30] Christian Menard, Andrés Goens, Marten Lohstroh, and Jeronimo Castrillon. Achieving determinism in adaptive autosar. In 2020 Design, Automation & Test in Europe Conference & Exhibition (DATE), pages 822–827. IEEE, 2020.
- [31] Marco Haeberle, Florian Heimgaertner, Hans Loehr, Naresh Nayak, Dennis Grewe, Sebastian Schildt, and Michael Menth. Softwarization of automotive e/e architectures: A software-defined networking approach. In 2020 IEEE Vehicular Networking Conference (VNC), pages 1–8, 2020.
- [32] Norman Finn. Introduction to Time-Sensitive Networking. *IEEE Communications Standards Magazine*, 2(2):22–28, 7 2018.
- [33] John L. Messenger. Time-Sensitive Networking: An Introduction. IEEE Communications Standards Magazine, 2(2):29–33, 7 2018.
- [34] Youhwan Seol, Doyeon Hyeon, Junhong Min, Moonbeom Kim, and Jeongyeup Paek. Timely Survey of Time-Sensitive Networking: Past and Future Directions. *IEEE Access*, 9:142506–142527, 2021.
- [35] Ahmed Nasrallah, Akhilesh S. Thyagaturu, Ziyad Alharbi, Cuixiang Wang, Xing Shao, Martin Reisslein, and Hesham ElBakoury. Ultra-Low Latency (ULL) Networks: The IEEE TSN and IETF DetNet Standards and Related 5G ULL Research. *IEEE Communications Surveys & Tutori*als, 21(1):88–145, 2019.
- [36] Kevin B. Stanton. Distributing Deterministic, Accurate Time for Tightly Coordinated Network and Software Applications: IEEE 802.1AS, the TSN profile of PTP. *IEEE Communications Standards Magazine*, 2(2):34–40, 7 2018.
- [37] Yong Ju Kim, Bo Mu Cheon, Jin Ho Kim, and Jae Wook Jean. Time synchronization method of IEEE 802.1AS through automatic optimal sync message period adjustment for in-car network. In 2015 IEEE International Conference on Information and Automation, ICIA 2015 - In conjunction with 2015 IEEE International Conference on Automation and Logistics, pages 1485–1490. Institute of Electrical and Electronics Engineers Inc., 9 2015.

- [38] Hyung Taek Lim, Daniel Herrscher, Lars Völker, and Martin Johannes Waltl. IEEE 802.1AS time synchronization in a switched Ethernet based in-car network. In *IEEE Vehicular Networking Conference*, VNC, pages 147–154, 2011.
- [39] Ehsan Mohammadpour, Eleni Stai, Maaz Mohiuddin, and Jean Yves Le Boudec. Latency and Backlog Bounds in Time-Sensitive Networking with Credit Based Shapers and Asynchronous Traffic Shaping. In Proceedings of the 2018 International Workshop on Network Calculus and Applications, NetCal2018 - Co-located with the 30th International Teletraffic Congress, ITC 2018 and 1st International Conference in Networking Science and Practice, pages 1–6. Institute of Electrical and Electronics Engineers Inc., 10 2018.
- [40] Zifan Zhou, Ying Yan, Michael Berger, and Sarah Ruepp. Analysis and modeling of asynchronous traffic shaping in time sensitive networks. In *IEEE International Workshop on Factory Communication Systems - Proceedings, WFCS*, volume 2018-June, pages 1–4. Institute of Electrical and Electronics Engineers Inc., 7 2018.
- [41] Daniel Thiele, Rolf Ernst, and Jonas Diemer. Formal worst-case timing analysis of ethernet tsn's time-aware and peristaltic shapers. In 2015 IEEE Vehicular Networking Conference (VNC), pages 251–258, 2015.
- [42] D. Hellmanns, J. Falk, A. Glavackij, R. Hummen, S. Kehrer, and F. Dürr. On the Performance of Stream-based, Class-based Time-aware Shaping and Frame Preemption in TSN. In 2020 IEEE International Conference on Industrial Technology (ICIT), pages 298–303, 2020.
- [43] D. Hisano, Y. Nakayama, T. Kubo, T. Shimizu, H. Nakamura, J. Terada, and A. Otaka. Gate-Shrunk Time Aware Shaper: Low-Latency Converged Network for 5G Fronthaul and M2M Services. In GLOBECOM 2017 - 2017 IEEE Global Communications Conference, pages 1–6, 2017.
- [44] Florian Heilmann and Gerhard Fohler. Size-Based Queuing: An Approach to Improve Bandwidth Utilization in TSN Networks. SIGBED Rev., 16(1):9–14, February 2019.
- [45] Z. Li, H. Wan, Y. Deng, X. Zhao, Y. Gao, X. Song, and M. Gu. Time-Triggered Switch-Memory-Switch Architecture for Time-Sensitive Networking Switches. *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, 39(1):185–198, 2020.
- [46] Albert Gran Alcoz, Alexander Dietmüller, and Laurent Vanbever. SP-PIFO: Approximating Push-In First-Out Behaviors using Strict-Priority Queues. 02 2020.
- [47] Amaury Van Betmen, Nemanja Deric, Varasteh Amir, Stefan Schmid, Carmen Mas-Machuca, Andreas Blenk, and Wolfgang Kellerer. Chamaleon: Predictable Latency and high Utilization with Queue-Aware and Adaptive Source Routing. 2020.

- [48] Luca Leonardi, Lucia Lo Bello, and Gaetano Patti. Performance assessment of the ieee 802.1qch in an automotive scenario. In 2020 AEIT International Conference of Electrical and Electronic Technologies for Automotive (AEIT AUTOMOTIVE), pages 1–6, 2020.
- [49] Lucia Lo Bello, Gaetano Patti, and Giancarlo Vasta. Assessments of Real-Time Communications over TSN Automotive Networks. *Electronics*, 10(5), 2021.
- [50] Frank Dürr and Naresh Ganesh Nayak. No-wait packet scheduling for ieee time-sensitive networks (tsn). In *Proceedings of the 24th International Conference on Real-Time Networks and Systems*, RTNS '16, page 203–212, New York, NY, USA, 2016. Association for Computing Machinery.
- [51] Hyeong-Jun Kim, Min-Hee Choi, Mah-Ho Kim, and Suk Lee. Development of an ethernet-based heuristic time-sensitive networking scheduling algorithm for real-time in-vehicle data transmission. *Electronics*, 10(2), 2021.
- [52] Gaetano Patti, Lucia Lo Bello, and Luca Leonardi. Deadline-aware online scheduling of tsn flows for automotive applications. *IEEE Transactions on Industrial Informatics*, 19(4):5774–5784, 2023.
- [53] Mladen Knezic, Milos Kovacevic, and Zeljko Ivanovic. Implementation Aspects of Multi-Level Frame Preemption in TSN. In 2020 25th IEEE International Conference on Emerging Technologies and Factory Automation (ETFA), volume 1, pages 1127–1130, 2020.
- [54] Mohammad Ashjaei, Mikael Sjödin, and Saad Mubeen. A novel frame preemption model in TSN networks. *Journal of Systems Architecture*, 116:102037, 2021.
- [55] Luxi Zhao, Paul Pop, and Sebastian Steinhorst. Quantitative performance comparison of various traffic shapers in time-sensitive networking, 2021.
- [56] Jung Hwan Seo and Jae Wook Jeon. Comparison of ieee802.1q and ieee802.1avb in multi switch environment in embedded system. In 2017 17th International Conference on Control, Automation and Systems (ICCAS), pages 489–493, 2017.
- [57] Stefan Farthofer, Diego Teixeira Barreto Lima, and Jia Lei Du. Application Layer Benefits of Redundant Disjoint Paths in a Real-Time Ethernet. In 2020 International Conference on Information and Communication Technology Convergence (ICTC), pages 161–165, 2020.
- [58] Masato Hayakawa and Yoshihiro Ito. Evaluation of QoS Under the Network with SPQ, FRER and FP. In 2020 IEEE 9th Global Conference on Consumer Electronics (GCCE), pages 948–949, 2020.
- [59] Maryam Pahlevan and Roman Obermaisser. Redundancy Management for Safety-Critical Applications with Time Sensitive Networking. In 2018 28th International Telecommunication Networks and Applications Conference (ITNAC), pages 1–7, 2018.

- [60] Tianye Tan and Sung-kwon Park. Redundancy path implementation for schedule traffic. In 2018 International Workshop on Advanced Image Technology (IWAIT), pages 1–3, 2018.
- [61] Ammad Ali Syed, Serkan Ayaz, Tim Leinmüller, and Madhu Chandra. Fault-Tolerant Dynamic Scheduling and Routing for TSN based In-vehicle Networks. In 2021 IEEE Vehicular Networking Conference (VNC), pages 72–75, 2021.
- [62] Chung-Wei Lin and Huafeng Yu. Invited: Cooperation or competition? Coexistence of safety and security in next-generation Ethernet-based automotive networks. In 2016 53nd ACM/EDAC/IEEE Design Automation Conference (DAC), pages 1–6, 2016.
- [63] Inés Álvarez, Ignasi Furió, Julián Proenza, and Manuel Barranco. Design and Experimental Evaluation of the Proactive Transmission of Replicated Frames Mechanism over Time-Sensitive Networking. Sensors, 21(3), 2021.
- [64] Robin Hofmann, Borislav Nikolić, and Rolf Ernst. Challenges and Limitations of IEEE 802.1CB-2017. IEEE Embedded Systems Letters, 12(4):105–108, 2020.
- [65] Nitin Desai and Sasikumar Punnekkat. Enhancing Fault Detection in Time Sensitive Networks using Machine Learning. In 2020 International Conference on COMmunication Systems NETworkS (COMSNETS), pages 714–719, 2020.
- [66] M. Gutierrez. Harmonization of TSN parameter modelling with automotive design flows. TTTech-Auto. 2018.
- [67] Jinli Yan, Wei Quan, Xiangrui Yang, Wenwen Fu, Yue Jiang, Hui Yang, and Zhigang Sun. Tsnbuilder: Enabling rapid customization of resource-efficient switches for time-sensitive networking. In 2020 57th ACM/IEEE Design Automation Conference (DAC), pages 1–6, 2020.
- [68] Marina Gutiérrez, Astrit Ademaj, Wilfried Steiner, Radu Dobrin, and Sasikumar Punnekkat. Selfconfiguration of ieee 802.1 tsn networks. In 2017 22nd IEEE International Conference on Emerging Technologies and Factory Automation (ETFA), pages 1–8, 2017.
- [69] Stefan Wallin. UML visualization of YANG models. In 12th IFIP/IEEE International Symposium on Integrated Network Management (IM 2011) and Workshops, pages 1129–1134, 2011.
- [70] Siwar Ben Hadj Said, Quang Huy Truong, and Michael Boc. SDN-based configuration solution for IEEE 802.1 Time Sensitive Networking (TSN). ACM SIGBED Review, 16(1):27–32, 2 2019.
- [71] T. Hackel, P. Meyer, F. Korf, and T. C. Schmidt. Software-Defined Networks Supporting Time-Sensitive In-Vehicular Communication. pages 1–5, 2019.
- [72] Hamza Chahed and Andreas J. Kassler. Software-Defined Time Sensitive Networks Configuration and Management. In IEEE Network Function Virtualization and Software Defined Networking Conference (NFV-SDN 2021), 2021.

- [73] Martin Boehm, Jannis Ohms, Manish Kumar, Olaf Gebauer, and Diederich Wermser. Timesensitive software-defined networking: A unified control- plane for tsn and sdn. In *Mobile Communication - Technologies and Applications; 24. ITG-Symposium*, pages 1–6, 2019.
- [74] D. Falk, J.and Hellmanns, B. Carabelli, N. Nayak, S. Dürr, F.and Kehrer, and K. Rothermel. Nesting:Simulating ieee time-sensitive networking (tsn) in omnet++. 2019.
- [75] J. Jiang, Y. Li, A. Hong, S.H.and Xu, and K Wang. A time-sensitive networking (tsn) simulation model based on omnet++. 2018.
- [76] M. Pahlevan and R Obermaisser. Evaluation of time-triggered traffic in time-sensitive networks using the opnet simulation framework. 2018.
- [77] Hyung-Taek Lim, Daniel Herrscher, Martin Waltl, and Firas Chaari. Performance analysis of the ieee 802.1 ethernet audio/video bridging standard. ICST, 6 2012.
- [78] Till Steinbach, Hermand Dieumo Kenfack, Franz Korf, and Thomas Schmidt. An extension of the omnet++ inet framework for simulating real-time ethernet with high accuracy. ACM, 4 2012.
- [79] Zifan Zhou, Juho Lee, Michael Stübert Berger, Sungkwon Park, and Ying Yan. Simulating tsn traffic scheduling and shaping for future automotive ethernet. *Journal of Communications and Networks*, 23(1):53–62, 2021.
- [80] Saad Mubeen, Mohammad Ashjaei, and Mikael Sjödin. Holistic modeling of time sensitive networking in component-based vehicular embedded systems. In 2019 45th Euromicro Conference on Software Engineering and Advanced Applications (SEAA), pages 131–139, 2019.
- [81] Filip Rezabek, Marcin Bosk, Thomas Paul, Kilian Holzinger, Sebastian Gallenmüller, Angela Gonzalez, Abdoul Kane, Francesc Fons, Zhang Haigang, Georg Carle, and Jörg Ott. EnGINE: Developing a Flexible Research Infrastructure for Reliable and Scalable Intra-Vehicular TSN Networks. In 2021 17th International Conference on Network and Service Management (CNSM), pages 530–536, 2021.
- [82] Morteza Hashemi Farzaneh and Alois Knoll. Time-sensitive networking (tsn): An experimental setup. In 2017 IEEE Vehicular Networking Conference (VNC), pages 23–26, 2017.
- [83] Mena Safwat, Ali Elgammal, Eslam G. AbdAllah, and Marianne A. Azer. Survey and taxonomy of information-centric vehicular networking security attacks. *Ad Hoc Networks*, 124:102696, 2022.
- [84] Kim Strandberg, Tomas Olovsson, and Erland Jonsson. Securing the connected car: A securityenhancement methodology. *IEEE Vehicular Technology Magazine*, 13(1):56–65, 2018.
- [85] Avleen Kaur Malhi, Shalini Batra, and Husanbir Singh Pannu. Security of vehicular ad-hoc networks: A comprehensive survey. *Computers & Security*, 89:101664, 2020.

- [86] Timo Häckel, Anja Schmidt, Philipp Meyer, Franz Korf, and Thomas C. Schmidt. Strategies for integrating control flows in software-defined in-vehicle networks and their impact on network security. In 2020 IEEE Vehicular Networking Conference (VNC), pages 1–8, 2020.
- [87] Timo Häckel, Philipp Meyer, Franz Korf, and Thomas C. Schmidt. Secure time-sensitive softwaredefined networking in vehicles. *IEEE Transactions on Vehicular Technology*, 72(1):35–51, 2023.
- [88] Rukhsar Sultana, Jyoti Grover, and Meenakshi Tripathi. Security of sdn-based vehicular ad hoc networks: State-of-the-art and challenges. *Vehicular Communications*, 27:100284, 2021.
- [89] Van Roermund (NXP) Andy BirnieTimo. 4 Layers of Automotive Security, 8 2016.
- [90] Kyung Su Lee. Considerations for cyber security implementation in autonomous vehicle systems. In 2021 21st International Conference on Control, Automation and Systems (ICCAS), pages 1383–1386, 2021.
- [91] Monowar Hasan, Sibin Mohan, Takayuki Shimizu, and Hongsheng Lu. Securing vehicle-toeverything (v2x) communication platforms. *IEEE Transactions on Intelligent Vehicles*, 5(4):693–713, 2020.
- [92] Govind Singh and Anshul Pandey. Reliable and secure v2x communications with wi-fi neighbor aware networking. In 2022 International Conference on Wireless Communications Signal Processing and Networking (WiSPNET), pages 276–281, 2022.
- [93] Thinh Hoang Dinh, Vincent Martinez, and Daniel Delahaye. Recognition of outlying driving behaviors: A data-driven perspective with applications to v2x collective perception. In 2021 IEEE Vehicular Networking Conference (VNC), pages 52–59, 2021.
- [94] Fábio Luciano Verdi and Marco Chiesa. Heavy Hitter Detection on Multi-Pipeline Switches. In Proceedings of the Symposium on Architectures for Networking and Communications Systems, ANCS '21, page 121–124, New York, NY, USA, 2021. Association for Computing Machinery.
- [95] Peter Waszecki, Philipp Mundhenk, Sebastian Steinhorst, Martin Lukasiewycz, Ramesh Karri, and Samarjit Chakraborty. Automotive electrical and electronic architecture security via distributed in-vehicle traffic monitoring. *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, 36(11):1790–1803, 2017.
- [96] Ruben Ricart-Sanchez, Pedro Malagon, Jose M. Alcaraz-Calero, and Qi Wang. Netfpga-based firewall solution for 5g multi-tenant architectures. In 2019 IEEE International Conference on Edge Computing (EDGE), pages 132–136, 2019.
- [97] Wufei Wu, Renfa Li, Guoqi Xie, Jiyao An, Yang Bai, Jia Zhou, and Keqin Li. A survey of intrusion detection for in-vehicle networks. *IEEE Transactions on Intelligent Transportation Systems*, 21(3):919–933, 2020.

- [98] Abdelfettah Mabrouk and Assia Naja. Intrusion detection game for ubiquitous security in vehicular networks: A signaling game based approach. *Computer Networks*, 225:109649, 2023.
- [99] Francesc Fons, Mariano Fons, Paul Olivier, and André Weimerskirch. A Modular, Reconfigurable and Updateable Embedded Cyber Security Hardware Solution for Automotive. In Embedded World Conference, 2017.
- [100] Xiaonan Wang, Xilan Chen, and Xingwei Wang. Secure vehicular data communication in named data networking. *Digital Communications and Networks*, 9(1):203–210, 2023.
- [101] Jorge Gallego-Madrid, Ramon Sanchez-Iborra, Jose Santa, and Antonio Skarmeta. Evaluation of a zone encryption scheme for vehicular networks. *Computer Networks*, 182:107523, 2020.
- [102] Mounia Bouabdellah, Faissal El Bouanani, and Hussain Ben-azza. A secure cooperative transmission model in vanet using attribute based encryption. In 2016 International Conference on Advanced Communication Systems and Information Security (ACOSIS), pages 1–6, 2016.
- [103] D. Nirmala, D. Darling Jemima, N. Dharanish, J. Irfan Ahmed, and T. Kawin Sankar. Secure data encryption in vanet. In 2022 IEEE 2nd Mysore Sub Section International Conference (MysuruCon), pages 1–5, 2022.
- [104] Kothai G and Poovammal E. Conventional and hybrid encryption schemes for security against attacks in vehicular adhoc network. In 2021 4th International Conference on Computing and Communications Technologies (ICCCT), pages 489–493, 2021.
- [105] Ricardo de Andrade, Max Mauro Dias Santos, João Francisco Justo, Leopoldo Rideki Yoshioka, Hans-Joachim Hof, and João Henrique Kleinschmidt. Security architecture for automotive communication networks with can fd. Computers & Security, 129:103203, 2023.
- [106] Raju Barskar, Manish Ahirwar, and Richanshu Vishwakarma. Secure key management in vehicular ad-hoc network: A review. In 2016 International Conference on Signal Processing, Communication, Power and Embedded System (SCOPES), pages 1688–1694, 2016.
- [107] Mohammad Mamun Elahi, Md. Mahbubur Rahman, and Mohammad Mahfuzul Islam. An efficient authentication scheme for secured service provisioning in edge-enabled vehicular cloud networks towards sustainable smart cities. *Sustainable Cities and Society*, 76:103384, 2022.
- [108] Gunasekaran Raja, Sudha Anbalagan, Geetha Vijayaraghavan, Priyanka Dhanasekaran, Yasser D. Al-Otaibi, and Ali Kashif Bashir. Energy-efficient end-to-end security for software-defined vehicular networks. *IEEE Transactions on Industrial Informatics*, 17(8):5730–5737, 2021.
- [109] Luminiţa Scripcariu, Dănuţ Burdia, and Felix Diaconu. Fpga synthesis of an aes encoder circuit for vehicular communication networks. In 2021 International Symposium on Signals, Circuits and Systems (ISSCS), pages 1–4, 2021.

- [110] Sebastian Gallenmüller, Johannes Naab, Iris Adam, and Georg Carle. 5g qos: Impact of security functions on latency. In NOMS 2020 2020 IEEE/IFIP Network Operations and Management Symposium, pages 1–9, 2020.
- [111] Zemin Sun, Yanheng Liu, Jian Wang, Rundong Yu, and Dongpu Cao. Cross-layer tradeoff of qos and security in vehicular ad hoc networks: A game theoretical approach. *Computer Networks*, 192:108031, 2021.
- [112] Nick McKeown, Tom Anderson, Hari Balakrishnan, Guru Parulkar, Larry Peterson, Jennifer Rexford, Scott Shenker, and Jonathan Turner. OpenFlow: Enabling innovation in campus networks. *Computer Communication Review*, 38:69–74, 04 2008.
- [113] Diego Kreutz, Fernando M. V. Ramos, Paulo Esteves Veríssimo, Christian Esteve Rothenberg, Siamak Azodolmolky, and Steve Uhlig. Software-defined networking: A comprehensive survey. *Proceedings of the IEEE*, 103(1):14–76, 2015.
- [114] Rahim Masoudi and Ali Ghaffari. Software defined networks: A survey. Journal of Network and Computer Applications, 67:1–25, 2016.
- [115] Michael Doering and J Bierschenk. Software-Defined Networking in Automotive. Bosch. 2018.
- [116] Peter Fussey and George Parisis. Poster: An In-Vehicle Software Defined Network Architecture for Connected and Automated Vehicles. In *Proceedings of the 2nd ACM International Workshop on Smart, Autonomous, and Connected Vehicular Systems and Services,* CarSys '17, page 73–74, New York, NY, USA, 2017. Association for Computing Machinery.
- [117] Michael Doering and Marco Wagner. Retrofitting SDN to classical in-vehicle networks: SDN4CAN. 10 2017.
- [118] Marco H\u00e4berle, Florian Heimgaertner, Hans Loehr, Naresh Nayak, Dennis Grewe, Sebastian Schildt, and Michael Menth. An SDN Architecture for Automotive Ethernets. 04 2020.
- [119] Randolf Rotermund, Timo Häckel, Philipp Meyer, Franz Korf, and Thomas C. Schmidt. Requirements analysis and performance evaluation of sdn controllers for automotive use cases. In 2020 IEEE Vehicular Networking Conference (VNC), pages 1–8, 2020.
- [120] Gianni Antichi and Gábor Rétvári. Full-stack sdn: The next big challenge? In Proceedings of the Symposium on SDN Research, SOSR '20, page 48–54, New York, NY, USA, 2020. Association for Computing Machinery.
- [121] Salvatore Pontarelli, Valerio Bruschi, Marco Bonola, and Giuseppe Bianchi. On offloading programmable sdn controller tasks to the embedded microcontroller of stateful sdn dataplanes. In 2017 IEEE Conference on Network Softwarization (NetSoft), pages 1–4, 2017.

- [122] R. Sandoval-Arechiga, J. L. Vazquez-Avila, R. Parra-Michel, J. Flores-Troncoso, and S. Ibarra-Delgado. Shifting the Network-on-Chip Paradigm towards a Software Defined Network Architecture. In 2015 International Conference on Computational Science and Computational Intelligence (CSCI), pages 869–870, 2015.
- [123] Tasking. Freedom from Memory Interference. https://resources.tasking.com/sites/ default/files/2021-02/TASKING-Whitepaper-Freedom-from-Interference-Pt-1\_WEB.pdf, 2021.
- [124] SemiEngineering. Safety island in safety critical hardware. Safetyislandinsafetycriticalhardware, 2019.
- [125] Yuanbin Zhou, Soheil Samii, Petru Eles, and Zebo Peng. Asil-decomposition based routing and scheduling in safety-critical time-sensitive networking. In 2021 IEEE 27th Real-Time and Embedded Technology and Applications Symposium (RTAS), pages 184–195, 2021.
- [126] R. Ahlswede, Ning Cai, S.-Y.R. Li, and R.W. Yeung. Network information flow. *IEEE Transactions on Information Theory*, 46(4):1204–1216, 2000.
- [127] Gagan Nandha Kumar, Kostas Katsalis, and Panagiotis Papadimitriou. Coupling source routing with time-sensitive networking. In 2020 IFIP Networking Conference (Networking), pages 797–802, 2020.
- [128] Gagan Nandha Kumar, Kostas Katsalis, Panagiotis Papadimitriou, Paul Pop, and Georg Carle. Failure handling for time-sensitive networks using sdn and source routing. In 2021 IEEE 7th International Conference on Network Softwarization (NetSoft), pages 226–234, 2021.
- [129] Lukasz Chrost and Andrzej Chydzinski. On the evaluation of the active queue management mechanisms. In 2009 First International Conference on Evolving Internet, pages 113–118, 2009.
- [130] Jinyu Xie, Wenbo Yin, and Lingli Wang. Achieving flexible, low-latency and 100gbps line-rate load balancing over ethernet on fpga. In 2020 IEEE 33rd International System-on-Chip Conference (SOCC), pages 201–206, 2020.
- [131] Kilian Holzinger, Franz Biersack, Henning Stubbe, Angela Gonzalez Mariño, Abdoul Kane, Francesc Fons, Zhang Haigang, Thomas Wild, Andreas Herkersdorf, and Georg Carle. Smartnicbased load management and network health monitoring for time sensitive applications. In NOMS 2022-2022 IEEE/IFIP Network Operations and Management Symposium, pages 1–6, 2022.
- [132] Kilian Holzinger, Henning Stubbe, Franz Biersack, Angela Gonzalez Mariño, Abdoul Kane, Francisco Fons Lluis, Zhang Haigang, Thomas Wild, Andreas Herkersdorf, and Georg Carle. Precise real-time monitoring of time-critical flows. In *Proceedings of the 17th International Conference on Emerging Networking EXperiments and Technologies*, CoNEXT '21, page 489–490, New York, NY, USA, 2021. Association for Computing Machinery.

- [133] Apoorv Shukla and Klaus-Tycho Foerster. Shortcutting Fast Failover Routes in the Data Plane. In Proceedings of the Symposium on Architectures for Networking and Communications Systems, ANCS '21, page 15–22, New York, NY, USA, 2021. Association for Computing Machinery.
- [134] Adam Kostrzewa and Rolf Ernst. Fast failover in ethernet-based automotive networks. In 2020 IEEE 23rd International Symposium on Real-Time Distributed Computing (ISORC), pages 134–139, 2020.
- [135] Marco Chiesa, Andrzej Kamisiński, Jacek Rak, Gábor Rétvári, and Stefan Schmid. A survey of fast-recovery mechanisms in packet-switched networks. *IEEE Communications Surveys & Tutorials*, 23(2):1253–1301, 2021.
- [136] Francesc Fons and Mariano Fons. Fpga-based automotive ecu design addresses autosar and iso 26262 standards. *Xcell*, 78:20–31, 2012.
- [137] Shanker Shreejith and Suhaib A. Fahmy. Security aware network controllers for next generation automotive embedded systems. In 2015 52nd ACM/EDAC/IEEE Design Automation Conference (DAC), pages 1–6, 2015.
- [138] Jin Ho Kim, Suk-Hyun Seo, Nguyen-Tien Hai, Bo Mu Cheon, Young Seo Lee, and Jae Wook Jeon. Gateway Framework for In-Vehicle Networks Based on CAN, FlexRay, and Ethernet. *IEEE Transactions on Vehicular Technology*, 64(10):4472–4486, 2015.
- [139] Dominik Reinhardt, Maximilian Güntner, Markus Kucera, Thomas Waas, and Winfried Kühnhauser. Mapping can-to-ethernet communication channels within virtualized embedded environments. In 10th IEEE International Symposium on Industrial Embedded Systems (SIES), pages 1–10, 2015.
- [140] Trong-Yen Lee, Ren-Hong Liao, I-An Lin, and Ju-Tse Tsai. A novel flexray/ethernet gateway for in-vehicle networks. In 2019 8th International Conference on Innovation, Communication and Engineering (ICICE), pages 33–35, 2019.
- [141] Sung Bhin Oh, Min Jeong Lee, and Jae Wook Jeon. Efficient data communication automotive gateway system for can-ethernet networks. In 2023 17th International Conference on Ubiquitous Information Management and Communication (IMCOM), pages 1–5, 2023.
- [142] Paolo Bellavista, Antonio Corradi, Luca Foschini, and Alessandro Pernafini. Data Distribution Service (DDS): A performance comparison of OpenSplice and RTI implementations. In 2013 IEEE Symposium on Computers and Communications (ISCC), pages 000377–000383, 2013.
- [143] Tianze Wu, Baofu Wu, Sa Wang, Liangkai Liu, Shaoshan Liu, Yungang Bao, and Weisong Shi. Oops! It's Too Late. Your Autonomous Driving System Needs a Faster Middleware. *IEEE Robotics and Automation Letters*, 6(4):7301–7308, 2021.

- [144] Michael Pöhnl, Alban Tamisier, and Tobias Blass. A middleware journey from microcontrollers to microprocessors. In 2022 Design, Automation & Test in Europe Conference & Exhibition (DATE), pages 282–286, 2022.
- [145] Vector. Middleware Protocols in the Automobile: Service-Oriented, Data-Centric or RESTful? Elektronik automotive Magazine, (3), March 2020.
- [146] Ben Ncira Amel, Bouhouch Rim, Jouani Houda, Hasnaoui Salem, and Jelassi Khaled. Data distribution service on top of ethernet networks. In 2015 International Symposium on Networks, Computers and Communications (ISNCC), pages 1–5, 2015.
- [147] Saeid Dehnavi, Dip Goswami, Martijn Koedam, Andrew Nelson, and Kees Goossens. Modeling, implementation, and analysis of xrce-dds applications in distributed multi-processor real-time embedded systems. In 2021 Design, Automation & Test in Europe Conference & Exhibition (DATE), pages 1148–1151, 2021.
- [148] Zouhaira Abdellaoui, Ihsen Ben Mbarek, Rim Bouhouch, and Salem Hasnaoui. DDS middleware on FlexRay network: Simulink blockset implementation of wheel's sub-blocks and its adaptation to DDS concept. In 2015 IEEE 9th International Symposium on Intelligent Signal Processing (WISP) Proceedings, pages 1–6, 2015.
- [149] OpenADX. iceoryx true zero-copy inter-process-communication). https://github.com/ eclipse-iceoryx/iceoryx.
- [150] Yuang Chen and Thomas Kunz. Performance evaluation of IoT protocols under a constrained wireless access network. In 2016 International Conference on Selected Topics in Mobile & Wireless Networking (MoWNeT), pages 1–7. IEEE, 2016.
- [151] Tanushree Agarwal, Payam Niknejad, M. R. Barzegaran, and Luigi Vanfretti. Multi-Level Time-Sensitive Networking (TSN) Using the Data Distribution Services (DDS) for Synchronized Three-Phase Measurement Data Transfer. *IEEE Access*, 7:131407–131417, 2019.
- [152] RELYUM and Real Time Innovations (RTI). Using DDS over TSN to support NATO Generic Vehicle Architecture (NGVA) for Land Systems. 2019.
- [153] Susruth Sudhakaran, Vincent Mageshkumar, Amit Baxi, and Dave Cavalcanti. Enabling qos for collaborative robotics applications with wireless tsn. In 2021 IEEE International Conference on Communications Workshops (ICC Workshops), pages 1–6, 2021.
- [154] NXP. Driving Interoperability and Performance in Automotive Systems with DDS and TSN. 2021.
- [155] Amal Hbaieb, Olfa Ben Rhaiem, and Lamia Chaari. In-car Gateway Architecture for Intra and Inter-vehicular Networks. In 2018 14th International Wireless Communications Mobile Computing Conference (IWCMC), pages 1489–1494, 2018.

- [156] ElectroKnox. ElectroKnox Makes Software-Defined Vehicles a Reality with the Xilinx Zynq® Platform. 2021.
- [157] Ethernovia. Ethernovia Virtualizing Vehicle Communication. 2021.
- [158] Open vSwitch. 2022.
- [159] Why Open vSwitch. 2022.
- [160] Avid Think. Myth-busting DPDK in 2020. 2020.
- [161] ChangYoung Jo, JaeWan Park, and JaeWook Jeon. Multi-Core Gateway Architecture and Scheduling Algorithm for High-Performance Gateway Implementation. In 2020 IEEE International Conference on Consumer Electronics - Asia (ICCE-Asia), pages 1–6, 2020.
- [162] Andreas Olofsson, Tomas Nordström, and Zain Ul-Abdin. Kickstarting high-performance energy-efficient manycore architectures with Epiphany. In 2014 48th Asilomar Conference on Signals, Systems and Computers, pages 1719–1726, 2014.
- [163] Guoqi Xie, Gang Zeng, Ryo Kurachi, Hiroaki Takada, Zhetao Li, Renfa Li, and Keqin Li. WCRT Analysis and Evaluation for Sporadic Message-Processing Tasks in Multicore Automotive Gateways. *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, 38(2):281–294, 2019.
- [164] Akshitha Sriraman Abhishek Dhanotia. Accelerometer: Understanding Acceleration Opportunities for Data Center Overheads at Hyperscale. 2020.
- [165] David Trilla, John-David Wellman, Alper Buyuktosunoglu, and Pradip Bose. NOVIA: A Framework for Discovering Non-Conventional Inline Accelerators, page 507–521. Association for Computing Machinery, New York, NY, USA, 2021.
- [166] Jens Rettkowski, Julian Haase, Sven Primus, Michael Hübner, and Diana Göhringer. Performance Analysis of Application-Specific Instruction-Set Routers in Networks-on-Chip, page 16–21. Association for Computing Machinery, New York, NY, USA, 2021.
- [167] Daniel Firestone, Andrew Putnam, Hari Angepat, Derek Chiou, Adrian Caulfield, Eric Chung, Matt Humphrey, Kalin Ovtcharov, Jitu Padhye, Doug Burger, Dave Maltz, Albert Greenberg, Sambhrama Mundkur, Alireza Dabagh, Mike Andrewartha, Vivek Bhanu, Harish Kumar Chandrappa, Somesh Chaturmohta, Jack Lavier, Norman Lam, Fengfen Liu, Gautham Popuri, Shachar Raindel, Tejas Sapre, Mark Shaw, Gabriel Silva, Madhan Sivakumar, Nisheeth Srivastava, Anshuman Verma, Qasim Zuhair, Deepak Bansal, Kushagra Vaid, and David A. Maltz. Azure Accelerated Networking: SmartNICs in the Public Cloud. 4 2018.

- [168] Andrew Putnam, Adrian Caulfield, Eric Chung, Derek Chiou, Kypros Constantinides, John Demme, Hadi Esmaeilzadeh, Jeremy Fowers, Jan Gray, Michael Haselman, Scott Hauck, Stephen Heil, Amir Hormati, Joo-Young Kim, Sitaram Lanka, Eric Peterson, Aaron Smith, Jason Thong, Phillip Yi Xiao, Doug Burger, Jim Larus, Gopi Prashanth Gopal, and Simon Pope. A Reconfigurable Fabric for Accelerating Large-Scale Datacenter Services. pages 13–24, 6 2014. Selected as an IEEE Micro TopPick.
- [169] Loring Wirbel. Xilinx SDNet: A New Way to Specify Network Hardware. 2014.
- [170] Shanker Shreejith, Philipp Mundhenk, Andreas Ettner, Suhaib A. Fahmy, Sebastian Steinhorst, Martin Lukasiewycz, and Samarjit Chakraborty. VEGa: A high performance vehicular ethernet gateway on hybrid FPGA. *IEEE Transactions on Computers*, 66(10):1790–1803, 10 2017.
- [171] A. Puhm, P. Roessler, M. Wimmer, R. Swierczek, and P. Balog. Development of a flexible gateway platform for automotive networks. In 2008 IEEE International Conference on Emerging Technologies and Factory Automation, pages 456–459, 2008.
- [172] Shanker Shreejith and Suhaib A. Fahmy. Smart Network Interfaces for Advanced Automotive Applications. *IEEE Micro*, 38(2):72–80, 2018.
- [173] Shanker Shreejith, Suhaib A. Fahmy, and Martin Lukasiewycz. Reconfigurable Computing in Next-Generation Automotive Networks. *IEEE Embedded Systems Letters*, 5(1):12–15, 2013.
- [174] Pat Bosshart, Dan Daly, Glen Gibb, Martin Izzard, Nick McKeown, Jennifer Rexford, Cole Schlesinger, Dan Talayco, Amin Vahdat, George Varghese, and David Walker. P4: Programming Protocol-Independent Packet Processors. SIGCOMM Comput. Commun. Rev., 44(3):87–95, jul 2014.
- [175] F. Hauser, M. Häberle, D. Merling, S. Lindner, V. Gurevich, F. Zeiger, R. Frank, and M. Menth. A Survey on Data Plane Programming with P4: Fundamentals, Advances, and Applied Research. 2021.
- [176] Elie F. Kfoury, Jorge Crichigno, and Elias Bou-Harb. An Exhaustive Survey on P4 Programmable Data Plane Switches: Taxonomy, Applications, Challenges, and Future Trends. *IEEE Access*, 9:87094–87155, 2021.
- [177] Oliver Michel, Roberto Bifulco, Gábor Rétvári, and Stefan Schmid. The programmable data plane: Abstractions, architectures, algorithms, and applications. *ACM Comput. Surv.*, 54(4), may 2021.
- [178] Hasanin Harkous, Nicolai Kroger, Michael Jarschel, Rastin Pries, and Wolfgang Kellerer. Modeling and Performance Analysis of P4 Programmable Devices. In IEEE Network Function Virtualization and Software Defined Networking Conference (NFV-SDN 2021), 2021.

- [179] Jeferson Santiago da Silva, Thibaut Stimpfling, Thomas Luinaud, Bachir Fradj, and Bochra Boughzala. One for All, All for One: A Heterogeneous Data Plane for Flexible P4 Processing. In 2018 IEEE 26th International Conference on Network Protocols (ICNP), pages 440–441, 2018.
- [180] Debobroto Das Robin and Dr. Javed I. Khan. Toward an Abstract Model of Programmable Data Plane Devices, 2020.
- [181] Ismail Butun, Yusuf Kursat Tuncel, and Kasim Oztoprak. Application Layer Packet Processing Using PISA Switches. Sensors, 21(23), 2021.
- [182] Naresh Nayak, Uthra Ambalavanan, Jishnu Murali Thampan, Dennis Grewe, Marco Wagner, Sebastian Schildt, and Jörg Ott. Reimagining automotive service-oriented communication: A case study on programmable data planes. *IEEE Vehicular Technology Magazine*, pages 2–12, 2023.
- [183] P4.org. P416 Portable Switch Architecture (PSA) Version 1.1. 2018.
- [184] Zhuang Cao, Huayou Su, Qianming Yang, Junzhong Shen, Mei Wen, and Chunyuan Zhang. P4 to FPGA-A Fast Approach for Generating Efficient Network Processors. *IEEE Access*, 8:23440–23456, 2020.
- [185] Pat Bosshart, Glen Gibb, Hun-Seok Kim, George Varghese, Nick McKeown, Martin Izzard, Fernando Mujica, and Mark Horowitz. Forwarding Metamorphosis: Fast Programmable Match-Action Processing in Hardware for SDN. SIGCOMM Comput. Commun. Rev., 43(4):99–110, aug 2013.
- [186] Sharad Chole, Andy Fingerhut, Sha Ma, Anirudh Sivaraman, Shay Vargaftik, Alon Berger, Gal Mendelson, Mohammad Alizadeh, Shang-Tse Chuang, Isaac Keslassy, Ariel Orda, and Tom Edsall. DRMT: Disaggregated Programmable Switching. In *Proceedings of the Conference of the ACM Special Interest Group on Data Communication*. ACM, 2017.
- [187] Salvatore Pontarelli, Roberto Bifulco, Marco Bonola, Carmelo Cascone, Marco Spaziani, Valerio Bruschi, Davide Sanvito, Giuseppe Siracusano, Antonio Capone, Michio Honda, Felipe Huici, and Giuseppe Siracusano. FlowBlaze: Stateful Packet Processing in Hardware. In 16th USENIX Symposium on Networked Systems Design and Implementation (NSDI 19), pages 531–548, Boston, MA, February 2019. USENIX Association.
- [188] Nadeen Gebara, Alberto Lerner, Mingran Yang, Minlan Yu, Paolo Costa, and Manya Ghobadi. Challenging the Stateless Quo of Programmable Switches. In *Proceedings of the 19th ACM Workshop* on Hot Topics in Networks, HotNets '20, page 153–159, New York, NY, USA, 2020. Association for Computing Machinery.

- [189] Steven Y. Rim, Zhenguo Cui, and Lin Qian. High Performance Packet Processor Architecture for Network Virtualization: Programmable Packet Processor Architecture as a Data Flow Machine. In Proceedings of the 2018 International Conference on Algorithms, Computing and Artificial Intelligence, ACAI 2018, New York, NY, USA, 2018. Association for Computing Machinery.
- [190] Peilong Li and Yan Luo. P4GPU: Acceleration of programmable data plane using a CPU-GPU heterogeneous architecture. In 2016 IEEE 17th International Conference on High Performance Switching and Routing (HPSR), pages 168–175, 2016.
- [191] Kimon Karras, Thomas Wild, and Andreas Herkersdorf. A Folded Pipeline Network Processor Architecture for 100 Gbit/s Networks. In *Proceedings of the 6th ACM/IEEE Symposium on Architectures for Networking and Communications Systems*, ANCS '10, New York, NY, USA, 2010. Association for Computing Machinery.
- [192] Daniel Merling, Steffen Lindner, and Michael Menth. Hardware-Based Evaluation of Scalable and Resilient Multicast With BIER in P4. *IEEE Access*, 2021.
- [193] Ike Kunze, Moritz Gunz, David Saam, Klaus Wehrle, and Jan Rüth. Tofino + P4: A Strong Compound for AQM on High-Speed Networks? In 2021 IFIP/IEEE International Symposium on Integrated Network Management (IM), pages 72–80, 2021.
- [194] Stephen Ibanez, Gianni Antichi, Gordon Brebner, and Nick McKeown. Event-Driven Packet Processing. HotNets '19, page 133–140, New York, NY, USA, 2019. Association for Computing Machinery.
- [195] Xiang Chen, Hongyan Liu, Dong Zhang, Zili Meng, Qun Huang, Haifeng Zhou, Chunming Wu, Xuan Liu, and Qiang Yang. Automatic performance-optimal offloading of network functions on programmable switches. *IEEE Transactions on Cloud Computing*, pages 1–1, 2022.
- [196] Hesam Tajbakhsh, Ricardo Parizotto, Miguel Neves, Alberto Schaeffer-Filho, and Israat Haque. Accelerator-aware in-network load balancing for improved application performance. In 2022 IFIP Networking Conference (IFIP Networking), pages 1–9, 2022.
- [197] Pablo B. Viegas, Ariel G. de Castro, Arthur F. Lorenzon, Fábio D. Rossi, and Marcelo C. Luizelli. "The Actual Cost of Programmable SmartNICs: Diving into the Existing Limits". In Leonard Barolli, Isaac Woungang, and Tomoya Enokido, editors, *Advanced Information Networking and Applications*, pages 181–194, Cham, 2021. Springer International Publishing.
- [198] Tannous Frangieh and Peter Athanas. A design assembly framework for fpga back-end acceleration. *Microprocessors and Microsystems*, 38(8, Part B):889–898, 2014.

- [199] David Shah, Eddie Hung, Clifford Wolf, Serge Bazanski, Dan Gisselquist, and Miodrag Milanovic. Yosys+nextpnr: An open source framework from verilog to bitstream for commercial fpgas. In 2019 IEEE 27th Annual International Symposium on Field-Programmable Custom Computing Machines (FCCM), pages 1–4, 2019.
- [200] R. Timothy Edwards, Mohamed Shalan, and Mohamed Kassem. Real silicon using open-source eda. IEEE Design & Test, 38(2):38–44, 2021.
- [201] Tomás G. Moreira, Marco A. Wehrmeister, Carlos E. Pereira, Jean-François Pétin, and Eric Levrat. "Generating VHDL Source Code from UML Models of Embedded Systems". In Mike Hinchey, Bernd Kleinjohann, Lisa Kleinjohann, Peter A. Lindsay, Franz J. Rammig, Jon Timmis, and Marilyn Wolf, editors, *Distributed, Parallel and Biologically Inspired Systems*, pages 125–136, Berlin, Heidelberg, 2010. Springer Berlin Heidelberg.
- [202] Yuya Nakazato, M. Amagasaki, Qian Zhao, M. Iida, and Morihiro Kuga. Automation of Domainspecific FPGA-IP Generation and Test. Proceedings of the 11th International Symposium on Highly Efficient Accelerators and Reconfigurable Technologies, 2021.
- [203] Xiaofan Zhang, Junsong Wang, Chao Zhu, Yonghua Lin, Jinjun Xiong, Wen-mei Hwu, and Deming Chen. DNNBuilder: an Automated Tool for Building High-Performance DNN Hardware Accelerators for FPGAs. In 2018 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pages 1–8, 2018.
- [204] Nathan Binkert, Bradford Beckmann, Gabriel Black, Steven K. Reinhardt, Ali Saidi, Arkaprava Basu, Joel Hestness, Derek R. Hower, Tushar Krishna, Somayeh Sardashti, Rathijit Sen, Korey Sewell, Muhammad Shoaib, Nilay Vaish, Mark D. Hill, and David A. Wood. The gem5 simulator. SIGARCH Comput. Archit. News, 39(2):1–7, aug 2011.
- [205] Guillem López-Paradís, Adrià Armejach, and Miquel Moretó. Gem5 + rtl: A framework to enable rtl models inside a full-system simulator. In *Proceedings of the 50th International Conference on Parallel Processing*, ICPP '21, New York, NY, USA, 2021. Association for Computing Machinery.
- [206] GTK Wave. https://www.gtkwave.sourceforge.net.
- [207] Quirin Scheitle, Matthias Wählisch, Oliver Gasser, Thomas C. Schmidt, and Georg Carle. Towards an ecosystem for reproducible research in computer networking. In *Proceedings of the Reproducibility Workshop*, Reproducibility '17, page 5–8, New York, NY, USA, 2017. Association for Computing Machinery.
- [208] K. Vanitha and C.A. Sathiya Moorthy. Implementation of an integrated fpga based automatic test equipment and test generation for digital circuits. In 2013 International Conference on Information Communication and Embedded Systems (ICICES), pages 741–746, 2013.

- [209] Robert Hülle, Petr Fišer, Jan Schmidt, and Jaroslav Borecký. Sat-atpg for application-oriented fpga testing. In 2016 15th Biennial Baltic Electronics Conference (BEC), pages 83–86, 2016.
- [210] Teng Andrea Xu, Florian Adamsky, Ion Turcanu, Ridha Soua, Christian Köbel, Thomas Engel, and Andrea Baiocchi. Poster: Performance evaluation of an open-source audio-video bridging/timesensitive networking testbed for automotive ethernet. In 2018 IEEE Vehicular Networking Conference (VNC), pages 1–2, 2018.
- [211] Sebastian Gallenmüller, Florian Wiedner, Johannes Naab, and Georg Carle. Ducked tails: Trimming the tail latency of(f) packet processing systems. In 2021 17th International Conference on Network and Service Management (CNSM), pages 537–543, 2021.
- [212] Sebastian Gallenmüller, Dominik Scholz, Henning Stubbe, and Georg Carle. The pos framework: A methodology and toolchain for reproducible network experiments. In *Proceedings of the 17th International Conference on Emerging Networking EXperiments and Technologies*, CoNEXT '21, page 259–266, New York, NY, USA, 2021. Association for Computing Machinery.
- [213] Jürgen Becker, Leonard Masing, Tobias Dörr, Florian Schade, Georgios Keramidas, Christos P. Antonopoulos, Michail Mavropoulos, Efstratios Tiganourias, Vasilios Kelefouras, Konstantinos Antonopoulos, Nikolaos Voros, Umut Durak, Alexander Ahlbrecht, Wanja Zaeske, Christos Panagiotou, Dimitris Karadimas, Nico Adler, Andreas Sailer, Raphael Weber, Thomas Wilhelm, Florian Oszwald, Dominik Reinhardt, Mohamad Chamas, Adnan Bekan, Graham Smethurst, Fahad Siddiqui, Rafiullah Khan, Vahid Garousi, Sakir Sezer, and Victor Morales. Xandar: X-byconstruction design framework for engineering autonomous & distributed real-time embedded software systems. In 2021 31st International Conference on Field-Programmable Logic and Applications (FPL), pages 382–383, 2021.
- [214] Leonard Masing, Tobias Dörr, Florian Schade, Juergen Becker, Georgios Keramidas, Christos P. Antonopoulos, Michail Mavropoulos, Efstratios Tiganourias, Vasilios Kelefouras, Konstantinos Antonopoulos, Nikolaos Voros, Umut Durak, Alexander Ahlbrecht, Wanja Zaeske, Christos Panagiotou, Dimitris Karadimas, Nico Adler, Andreas Sailer, Raphael Weber, Thomas Wilhelm, Geza Nemeth, Fahad Siddiqui, Rafiullah Khan, Vahid Garousi, Sakir Sezer, and Victor Morales. Xandar: Exploiting the x-by-construction paradigm in model-based development of safety-critical systems. In 2022 Design, Automation & Test in Europe Conference & Exhibition (DATE), pages 1–5, 2022.
- [215] Paul Emmerich, Sebastian Gallenmüller, Daniel Raumer, Florian Wohlfart, and Georg Carle. Moongen: A scriptable high-speed packet generator. In *Proceedings of the 2015 Internet Measurement Conference*, IMC '15, page 275–287, New York, NY, USA, 2015. Association for Computing Machinery.

- [216] Paul Emmerich, Maximilian Pudelko, Quirin Scheitle, and Georg Carle. Efficient dynamic flow tracking for packet analyzers. In 2018 IEEE 7th International Conference on Cloud Networking (Cloud-Net), pages 1–6, 2018.
- [217] Sebastian Gallenmüller, Dominik Scholz, Florian Wohlfart, Quirin Scheitle, Paul Emmerich, and Georg Carle. High-performance packet processing and measurements. In 2018 10th International Conference on Communication Systems & Networks (COMSNETS), pages 1–8, 2018.
- [218] Tianzhu Zhang, Leonardo Linguaglossa, Massimo Gallo, Paolo Giaccone, and Dario Rossi. Flowatcher-dpdk: Lightweight line-rate flow-level monitoring in software. *IEEE Transactions on Network and Service Management*, 16(3):1143–1156, 2019.
- [219] Andreas Oeldemann, Thomas Wild, and Andreas Herkersdorf. Fluent10g: A programmable fpga-based network tester for multi-10-gigabit ethernet. In 2018 28th International Conference on Field Programmable Logic and Applications (FPL), pages 178–1787, 2018.
- [220] Katharina Juhnke, Matthias Tichy, and Frank Houdek. Challenges with automotive test case specifications. In *Proceedings of the 40th International Conference on Software Engineering: Companion Proceedings*, ICSE '18, page 131–132, New York, NY, USA, 2018. Association for Computing Machinery.
- [221] Harald Altinger, Franz Wotawa, and Markus Schurius. Testing methods used in the automotive industry: Results from a survey. In *Proceedings of the 2014 Workshop on Joining AcadeMiA and Industry Contributions to Test Automation and Model-Based Testing*, JAMAICA 2014, page 1–6, New York, NY, USA, 2014. Association for Computing Machinery.
- [222] YANG Xu, PING Ou, and YUN Li. Design of vehicle gateway automatic test system based on canoe. In 2019 Chinese Automation Congress (CAC), pages 1433–1437, 2019.
- [223] Marcin Bosk, Filip Rezabek, Kilian Holzinger, Angela Gonzalez Marino, Abdoul Aziz Kane, Francesc Fons, Jörg Ott, and Georg Carle. Methodology and Infrastructure for TSN-Based Reproducible Network Experiments. *IEEE Access*, 10:109203–109239, 2022.
- [224] ProFPGA Zynq UltraScale+ ZU19EG.